aboutsummaryrefslogtreecommitdiffstats
path: root/cvmx-npi-defs.h
blob: f8e18e9ede5d67b8f1e63de5d2aa33fd8e96d73a (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
4413
4414
4415
4416
4417
4418
4419
4420
4421
4422
4423
4424
4425
4426
4427
4428
4429
4430
4431
4432
4433
4434
4435
4436
4437
4438
4439
4440
4441
4442
4443
4444
4445
4446
4447
4448
4449
4450
4451
4452
4453
4454
4455
4456
4457
4458
4459
4460
4461
4462
4463
4464
4465
4466
4467
4468
4469
4470
4471
4472
4473
4474
4475
4476
4477
4478
4479
4480
4481
4482
4483
4484
4485
4486
4487
4488
4489
4490
4491
4492
4493
4494
4495
4496
4497
4498
4499
4500
4501
4502
4503
4504
4505
4506
4507
4508
4509
4510
4511
4512
4513
4514
4515
4516
4517
4518
4519
4520
4521
4522
4523
4524
4525
4526
4527
4528
4529
4530
4531
4532
4533
4534
4535
4536
4537
4538
4539
4540
4541
4542
4543
4544
4545
4546
4547
4548
4549
4550
4551
4552
4553
4554
4555
4556
4557
4558
4559
4560
4561
4562
4563
4564
4565
4566
4567
4568
4569
4570
4571
4572
4573
4574
4575
4576
4577
4578
4579
4580
4581
4582
4583
4584
4585
4586
4587
4588
4589
4590
4591
4592
4593
4594
4595
4596
4597
4598
4599
4600
4601
4602
4603
4604
4605
4606
4607
4608
4609
4610
4611
4612
4613
4614
4615
4616
4617
4618
4619
4620
4621
4622
4623
4624
4625
4626
4627
4628
4629
4630
4631
4632
4633
4634
4635
4636
4637
4638
4639
4640
4641
4642
4643
4644
4645
4646
4647
4648
4649
4650
4651
4652
4653
4654
4655
4656
4657
4658
4659
4660
4661
4662
4663
4664
4665
4666
4667
4668
4669
4670
4671
4672
4673
4674
4675
4676
4677
4678
4679
4680
4681
4682
4683
4684
4685
4686
4687
4688
4689
4690
4691
4692
4693
4694
4695
4696
4697
4698
4699
4700
4701
4702
4703
4704
4705
4706
4707
4708
4709
4710
4711
4712
4713
4714
4715
4716
4717
4718
4719
4720
4721
4722
4723
4724
4725
4726
4727
4728
4729
4730
4731
4732
4733
4734
4735
4736
4737
4738
4739
4740
4741
4742
4743
4744
4745
4746
/***********************license start***************
 * Copyright (c) 2003-2010  Cavium Networks (support@cavium.com). All rights
 * reserved.
 *
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met:
 *
 *   * Redistributions of source code must retain the above copyright
 *     notice, this list of conditions and the following disclaimer.
 *
 *   * Redistributions in binary form must reproduce the above
 *     copyright notice, this list of conditions and the following
 *     disclaimer in the documentation and/or other materials provided
 *     with the distribution.

 *   * Neither the name of Cavium Networks nor the names of
 *     its contributors may be used to endorse or promote products
 *     derived from this software without specific prior written
 *     permission.

 * This Software, including technical data, may be subject to U.S. export  control
 * laws, including the U.S. Export Administration Act and its  associated
 * regulations, and may be subject to export or import  regulations in other
 * countries.

 * TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS"
 * AND WITH ALL FAULTS AND CAVIUM  NETWORKS MAKES NO PROMISES, REPRESENTATIONS OR
 * WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH RESPECT TO
 * THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY REPRESENTATION OR
 * DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT DEFECTS, AND CAVIUM
 * SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY) WARRANTIES OF TITLE,
 * MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, LACK OF
 * VIRUSES, ACCURACY OR COMPLETENESS, QUIET ENJOYMENT, QUIET POSSESSION OR
 * CORRESPONDENCE TO DESCRIPTION. THE ENTIRE  RISK ARISING OUT OF USE OR
 * PERFORMANCE OF THE SOFTWARE LIES WITH YOU.
 ***********************license end**************************************/


/**
 * cvmx-npi-defs.h
 *
 * Configuration and status register (CSR) type definitions for
 * Octeon npi.
 *
 * This file is auto generated. Do not edit.
 *
 * <hr>$Revision$<hr>
 *
 */
#ifndef __CVMX_NPI_TYPEDEFS_H__
#define __CVMX_NPI_TYPEDEFS_H__

#define CVMX_NPI_BASE_ADDR_INPUT0 CVMX_NPI_BASE_ADDR_INPUTX(0)
#define CVMX_NPI_BASE_ADDR_INPUT1 CVMX_NPI_BASE_ADDR_INPUTX(1)
#define CVMX_NPI_BASE_ADDR_INPUT2 CVMX_NPI_BASE_ADDR_INPUTX(2)
#define CVMX_NPI_BASE_ADDR_INPUT3 CVMX_NPI_BASE_ADDR_INPUTX(3)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_BASE_ADDR_INPUTX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_BASE_ADDR_INPUTX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000000070ull) + ((offset) & 3) * 16;
}
#else
#define CVMX_NPI_BASE_ADDR_INPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000070ull) + ((offset) & 3) * 16)
#endif
#define CVMX_NPI_BASE_ADDR_OUTPUT0 CVMX_NPI_BASE_ADDR_OUTPUTX(0)
#define CVMX_NPI_BASE_ADDR_OUTPUT1 CVMX_NPI_BASE_ADDR_OUTPUTX(1)
#define CVMX_NPI_BASE_ADDR_OUTPUT2 CVMX_NPI_BASE_ADDR_OUTPUTX(2)
#define CVMX_NPI_BASE_ADDR_OUTPUT3 CVMX_NPI_BASE_ADDR_OUTPUTX(3)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_BASE_ADDR_OUTPUTX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_BASE_ADDR_OUTPUTX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F00000000B8ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_BASE_ADDR_OUTPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F00000000B8ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_BIST_STATUS CVMX_NPI_BIST_STATUS_FUNC()
static inline uint64_t CVMX_NPI_BIST_STATUS_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_BIST_STATUS not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000003F8ull);
}
#else
#define CVMX_NPI_BIST_STATUS (CVMX_ADD_IO_SEG(0x00011F00000003F8ull))
#endif
#define CVMX_NPI_BUFF_SIZE_OUTPUT0 CVMX_NPI_BUFF_SIZE_OUTPUTX(0)
#define CVMX_NPI_BUFF_SIZE_OUTPUT1 CVMX_NPI_BUFF_SIZE_OUTPUTX(1)
#define CVMX_NPI_BUFF_SIZE_OUTPUT2 CVMX_NPI_BUFF_SIZE_OUTPUTX(2)
#define CVMX_NPI_BUFF_SIZE_OUTPUT3 CVMX_NPI_BUFF_SIZE_OUTPUTX(3)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_BUFF_SIZE_OUTPUTX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_BUFF_SIZE_OUTPUTX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F00000000E0ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_BUFF_SIZE_OUTPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F00000000E0ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_COMP_CTL CVMX_NPI_COMP_CTL_FUNC()
static inline uint64_t CVMX_NPI_COMP_CTL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_COMP_CTL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000218ull);
}
#else
#define CVMX_NPI_COMP_CTL (CVMX_ADD_IO_SEG(0x00011F0000000218ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_CTL_STATUS CVMX_NPI_CTL_STATUS_FUNC()
static inline uint64_t CVMX_NPI_CTL_STATUS_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_CTL_STATUS not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000010ull);
}
#else
#define CVMX_NPI_CTL_STATUS (CVMX_ADD_IO_SEG(0x00011F0000000010ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_DBG_SELECT CVMX_NPI_DBG_SELECT_FUNC()
static inline uint64_t CVMX_NPI_DBG_SELECT_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_DBG_SELECT not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000008ull);
}
#else
#define CVMX_NPI_DBG_SELECT (CVMX_ADD_IO_SEG(0x00011F0000000008ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_DMA_CONTROL CVMX_NPI_DMA_CONTROL_FUNC()
static inline uint64_t CVMX_NPI_DMA_CONTROL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_DMA_CONTROL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000128ull);
}
#else
#define CVMX_NPI_DMA_CONTROL (CVMX_ADD_IO_SEG(0x00011F0000000128ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_DMA_HIGHP_COUNTS CVMX_NPI_DMA_HIGHP_COUNTS_FUNC()
static inline uint64_t CVMX_NPI_DMA_HIGHP_COUNTS_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_DMA_HIGHP_COUNTS not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000148ull);
}
#else
#define CVMX_NPI_DMA_HIGHP_COUNTS (CVMX_ADD_IO_SEG(0x00011F0000000148ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_DMA_HIGHP_NADDR CVMX_NPI_DMA_HIGHP_NADDR_FUNC()
static inline uint64_t CVMX_NPI_DMA_HIGHP_NADDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_DMA_HIGHP_NADDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000158ull);
}
#else
#define CVMX_NPI_DMA_HIGHP_NADDR (CVMX_ADD_IO_SEG(0x00011F0000000158ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_DMA_LOWP_COUNTS CVMX_NPI_DMA_LOWP_COUNTS_FUNC()
static inline uint64_t CVMX_NPI_DMA_LOWP_COUNTS_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_DMA_LOWP_COUNTS not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000140ull);
}
#else
#define CVMX_NPI_DMA_LOWP_COUNTS (CVMX_ADD_IO_SEG(0x00011F0000000140ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_DMA_LOWP_NADDR CVMX_NPI_DMA_LOWP_NADDR_FUNC()
static inline uint64_t CVMX_NPI_DMA_LOWP_NADDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_DMA_LOWP_NADDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000150ull);
}
#else
#define CVMX_NPI_DMA_LOWP_NADDR (CVMX_ADD_IO_SEG(0x00011F0000000150ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_HIGHP_DBELL CVMX_NPI_HIGHP_DBELL_FUNC()
static inline uint64_t CVMX_NPI_HIGHP_DBELL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_HIGHP_DBELL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000120ull);
}
#else
#define CVMX_NPI_HIGHP_DBELL (CVMX_ADD_IO_SEG(0x00011F0000000120ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_HIGHP_IBUFF_SADDR CVMX_NPI_HIGHP_IBUFF_SADDR_FUNC()
static inline uint64_t CVMX_NPI_HIGHP_IBUFF_SADDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_HIGHP_IBUFF_SADDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000110ull);
}
#else
#define CVMX_NPI_HIGHP_IBUFF_SADDR (CVMX_ADD_IO_SEG(0x00011F0000000110ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_INPUT_CONTROL CVMX_NPI_INPUT_CONTROL_FUNC()
static inline uint64_t CVMX_NPI_INPUT_CONTROL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_INPUT_CONTROL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000138ull);
}
#else
#define CVMX_NPI_INPUT_CONTROL (CVMX_ADD_IO_SEG(0x00011F0000000138ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_INT_ENB CVMX_NPI_INT_ENB_FUNC()
static inline uint64_t CVMX_NPI_INT_ENB_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_INT_ENB not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000020ull);
}
#else
#define CVMX_NPI_INT_ENB (CVMX_ADD_IO_SEG(0x00011F0000000020ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_INT_SUM CVMX_NPI_INT_SUM_FUNC()
static inline uint64_t CVMX_NPI_INT_SUM_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_INT_SUM not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000018ull);
}
#else
#define CVMX_NPI_INT_SUM (CVMX_ADD_IO_SEG(0x00011F0000000018ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_LOWP_DBELL CVMX_NPI_LOWP_DBELL_FUNC()
static inline uint64_t CVMX_NPI_LOWP_DBELL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_LOWP_DBELL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000118ull);
}
#else
#define CVMX_NPI_LOWP_DBELL (CVMX_ADD_IO_SEG(0x00011F0000000118ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_LOWP_IBUFF_SADDR CVMX_NPI_LOWP_IBUFF_SADDR_FUNC()
static inline uint64_t CVMX_NPI_LOWP_IBUFF_SADDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_LOWP_IBUFF_SADDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000108ull);
}
#else
#define CVMX_NPI_LOWP_IBUFF_SADDR (CVMX_ADD_IO_SEG(0x00011F0000000108ull))
#endif
#define CVMX_NPI_MEM_ACCESS_SUBID3 CVMX_NPI_MEM_ACCESS_SUBIDX(3)
#define CVMX_NPI_MEM_ACCESS_SUBID4 CVMX_NPI_MEM_ACCESS_SUBIDX(4)
#define CVMX_NPI_MEM_ACCESS_SUBID5 CVMX_NPI_MEM_ACCESS_SUBIDX(5)
#define CVMX_NPI_MEM_ACCESS_SUBID6 CVMX_NPI_MEM_ACCESS_SUBIDX(6)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_MEM_ACCESS_SUBIDX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && (((offset >= 3) && (offset <= 6)))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && (((offset >= 3) && (offset <= 6)))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && (((offset >= 3) && (offset <= 6)))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && (((offset >= 3) && (offset <= 6)))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && (((offset >= 3) && (offset <= 6))))))
		cvmx_warn("CVMX_NPI_MEM_ACCESS_SUBIDX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000000028ull) + ((offset) & 7) * 8 - 8*3;
}
#else
#define CVMX_NPI_MEM_ACCESS_SUBIDX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000028ull) + ((offset) & 7) * 8 - 8*3)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_MSI_RCV CVMX_NPI_MSI_RCV_FUNC()
static inline uint64_t CVMX_NPI_MSI_RCV_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_MSI_RCV not supported on this chip\n");
	return 0x0000000000000190ull;
}
#else
#define CVMX_NPI_MSI_RCV (0x0000000000000190ull)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_NPI_MSI_RCV CVMX_NPI_NPI_MSI_RCV_FUNC()
static inline uint64_t CVMX_NPI_NPI_MSI_RCV_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_NPI_MSI_RCV not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001190ull);
}
#else
#define CVMX_NPI_NPI_MSI_RCV (CVMX_ADD_IO_SEG(0x00011F0000001190ull))
#endif
#define CVMX_NPI_NUM_DESC_OUTPUT0 CVMX_NPI_NUM_DESC_OUTPUTX(0)
#define CVMX_NPI_NUM_DESC_OUTPUT1 CVMX_NPI_NUM_DESC_OUTPUTX(1)
#define CVMX_NPI_NUM_DESC_OUTPUT2 CVMX_NPI_NUM_DESC_OUTPUTX(2)
#define CVMX_NPI_NUM_DESC_OUTPUT3 CVMX_NPI_NUM_DESC_OUTPUTX(3)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_NUM_DESC_OUTPUTX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_NUM_DESC_OUTPUTX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000000050ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_NUM_DESC_OUTPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000050ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_OUTPUT_CONTROL CVMX_NPI_OUTPUT_CONTROL_FUNC()
static inline uint64_t CVMX_NPI_OUTPUT_CONTROL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_OUTPUT_CONTROL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000100ull);
}
#else
#define CVMX_NPI_OUTPUT_CONTROL (CVMX_ADD_IO_SEG(0x00011F0000000100ull))
#endif
#define CVMX_NPI_P0_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(0)
#define CVMX_NPI_P0_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(0)
#define CVMX_NPI_P0_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(0)
#define CVMX_NPI_P0_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(0)
#define CVMX_NPI_P1_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(1)
#define CVMX_NPI_P1_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(1)
#define CVMX_NPI_P1_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(1)
#define CVMX_NPI_P1_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(1)
#define CVMX_NPI_P2_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(2)
#define CVMX_NPI_P2_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(2)
#define CVMX_NPI_P2_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(2)
#define CVMX_NPI_P2_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(2)
#define CVMX_NPI_P3_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(3)
#define CVMX_NPI_P3_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(3)
#define CVMX_NPI_P3_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(3)
#define CVMX_NPI_P3_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(3)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_PCI_BAR1_INDEXX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset <= 31))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 31))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 31))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 31))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 31)))))
		cvmx_warn("CVMX_NPI_PCI_BAR1_INDEXX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000001100ull) + ((offset) & 31) * 4;
}
#else
#define CVMX_NPI_PCI_BAR1_INDEXX(offset) (CVMX_ADD_IO_SEG(0x00011F0000001100ull) + ((offset) & 31) * 4)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_BIST_REG CVMX_NPI_PCI_BIST_REG_FUNC()
static inline uint64_t CVMX_NPI_PCI_BIST_REG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN50XX)))
		cvmx_warn("CVMX_NPI_PCI_BIST_REG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000011C0ull);
}
#else
#define CVMX_NPI_PCI_BIST_REG (CVMX_ADD_IO_SEG(0x00011F00000011C0ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_BURST_SIZE CVMX_NPI_PCI_BURST_SIZE_FUNC()
static inline uint64_t CVMX_NPI_PCI_BURST_SIZE_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_BURST_SIZE not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000000D8ull);
}
#else
#define CVMX_NPI_PCI_BURST_SIZE (CVMX_ADD_IO_SEG(0x00011F00000000D8ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG00 CVMX_NPI_PCI_CFG00_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG00_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG00 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001800ull);
}
#else
#define CVMX_NPI_PCI_CFG00 (CVMX_ADD_IO_SEG(0x00011F0000001800ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG01 CVMX_NPI_PCI_CFG01_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG01_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG01 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001804ull);
}
#else
#define CVMX_NPI_PCI_CFG01 (CVMX_ADD_IO_SEG(0x00011F0000001804ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG02 CVMX_NPI_PCI_CFG02_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG02_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG02 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001808ull);
}
#else
#define CVMX_NPI_PCI_CFG02 (CVMX_ADD_IO_SEG(0x00011F0000001808ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG03 CVMX_NPI_PCI_CFG03_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG03_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG03 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F000000180Cull);
}
#else
#define CVMX_NPI_PCI_CFG03 (CVMX_ADD_IO_SEG(0x00011F000000180Cull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG04 CVMX_NPI_PCI_CFG04_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG04_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG04 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001810ull);
}
#else
#define CVMX_NPI_PCI_CFG04 (CVMX_ADD_IO_SEG(0x00011F0000001810ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG05 CVMX_NPI_PCI_CFG05_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG05_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG05 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001814ull);
}
#else
#define CVMX_NPI_PCI_CFG05 (CVMX_ADD_IO_SEG(0x00011F0000001814ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG06 CVMX_NPI_PCI_CFG06_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG06_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG06 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001818ull);
}
#else
#define CVMX_NPI_PCI_CFG06 (CVMX_ADD_IO_SEG(0x00011F0000001818ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG07 CVMX_NPI_PCI_CFG07_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG07_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG07 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F000000181Cull);
}
#else
#define CVMX_NPI_PCI_CFG07 (CVMX_ADD_IO_SEG(0x00011F000000181Cull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG08 CVMX_NPI_PCI_CFG08_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG08_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG08 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001820ull);
}
#else
#define CVMX_NPI_PCI_CFG08 (CVMX_ADD_IO_SEG(0x00011F0000001820ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG09 CVMX_NPI_PCI_CFG09_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG09_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG09 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001824ull);
}
#else
#define CVMX_NPI_PCI_CFG09 (CVMX_ADD_IO_SEG(0x00011F0000001824ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG10 CVMX_NPI_PCI_CFG10_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG10_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG10 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001828ull);
}
#else
#define CVMX_NPI_PCI_CFG10 (CVMX_ADD_IO_SEG(0x00011F0000001828ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG11 CVMX_NPI_PCI_CFG11_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG11_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG11 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F000000182Cull);
}
#else
#define CVMX_NPI_PCI_CFG11 (CVMX_ADD_IO_SEG(0x00011F000000182Cull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG12 CVMX_NPI_PCI_CFG12_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG12_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG12 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001830ull);
}
#else
#define CVMX_NPI_PCI_CFG12 (CVMX_ADD_IO_SEG(0x00011F0000001830ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG13 CVMX_NPI_PCI_CFG13_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG13_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG13 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001834ull);
}
#else
#define CVMX_NPI_PCI_CFG13 (CVMX_ADD_IO_SEG(0x00011F0000001834ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG15 CVMX_NPI_PCI_CFG15_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG15_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG15 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F000000183Cull);
}
#else
#define CVMX_NPI_PCI_CFG15 (CVMX_ADD_IO_SEG(0x00011F000000183Cull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG16 CVMX_NPI_PCI_CFG16_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG16_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG16 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001840ull);
}
#else
#define CVMX_NPI_PCI_CFG16 (CVMX_ADD_IO_SEG(0x00011F0000001840ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG17 CVMX_NPI_PCI_CFG17_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG17_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG17 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001844ull);
}
#else
#define CVMX_NPI_PCI_CFG17 (CVMX_ADD_IO_SEG(0x00011F0000001844ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG18 CVMX_NPI_PCI_CFG18_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG18_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG18 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001848ull);
}
#else
#define CVMX_NPI_PCI_CFG18 (CVMX_ADD_IO_SEG(0x00011F0000001848ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG19 CVMX_NPI_PCI_CFG19_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG19_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG19 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F000000184Cull);
}
#else
#define CVMX_NPI_PCI_CFG19 (CVMX_ADD_IO_SEG(0x00011F000000184Cull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG20 CVMX_NPI_PCI_CFG20_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG20_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG20 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001850ull);
}
#else
#define CVMX_NPI_PCI_CFG20 (CVMX_ADD_IO_SEG(0x00011F0000001850ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG21 CVMX_NPI_PCI_CFG21_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG21_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG21 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001854ull);
}
#else
#define CVMX_NPI_PCI_CFG21 (CVMX_ADD_IO_SEG(0x00011F0000001854ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG22 CVMX_NPI_PCI_CFG22_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG22_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG22 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001858ull);
}
#else
#define CVMX_NPI_PCI_CFG22 (CVMX_ADD_IO_SEG(0x00011F0000001858ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG56 CVMX_NPI_PCI_CFG56_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG56_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG56 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018E0ull);
}
#else
#define CVMX_NPI_PCI_CFG56 (CVMX_ADD_IO_SEG(0x00011F00000018E0ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG57 CVMX_NPI_PCI_CFG57_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG57_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG57 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018E4ull);
}
#else
#define CVMX_NPI_PCI_CFG57 (CVMX_ADD_IO_SEG(0x00011F00000018E4ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG58 CVMX_NPI_PCI_CFG58_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG58_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG58 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018E8ull);
}
#else
#define CVMX_NPI_PCI_CFG58 (CVMX_ADD_IO_SEG(0x00011F00000018E8ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG59 CVMX_NPI_PCI_CFG59_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG59_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG59 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018ECull);
}
#else
#define CVMX_NPI_PCI_CFG59 (CVMX_ADD_IO_SEG(0x00011F00000018ECull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG60 CVMX_NPI_PCI_CFG60_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG60_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG60 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018F0ull);
}
#else
#define CVMX_NPI_PCI_CFG60 (CVMX_ADD_IO_SEG(0x00011F00000018F0ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG61 CVMX_NPI_PCI_CFG61_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG61_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG61 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018F4ull);
}
#else
#define CVMX_NPI_PCI_CFG61 (CVMX_ADD_IO_SEG(0x00011F00000018F4ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG62 CVMX_NPI_PCI_CFG62_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG62_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG62 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018F8ull);
}
#else
#define CVMX_NPI_PCI_CFG62 (CVMX_ADD_IO_SEG(0x00011F00000018F8ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CFG63 CVMX_NPI_PCI_CFG63_FUNC()
static inline uint64_t CVMX_NPI_PCI_CFG63_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CFG63 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000018FCull);
}
#else
#define CVMX_NPI_PCI_CFG63 (CVMX_ADD_IO_SEG(0x00011F00000018FCull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CNT_REG CVMX_NPI_PCI_CNT_REG_FUNC()
static inline uint64_t CVMX_NPI_PCI_CNT_REG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CNT_REG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000011B8ull);
}
#else
#define CVMX_NPI_PCI_CNT_REG (CVMX_ADD_IO_SEG(0x00011F00000011B8ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_CTL_STATUS_2 CVMX_NPI_PCI_CTL_STATUS_2_FUNC()
static inline uint64_t CVMX_NPI_PCI_CTL_STATUS_2_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_CTL_STATUS_2 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F000000118Cull);
}
#else
#define CVMX_NPI_PCI_CTL_STATUS_2 (CVMX_ADD_IO_SEG(0x00011F000000118Cull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_INT_ARB_CFG CVMX_NPI_PCI_INT_ARB_CFG_FUNC()
static inline uint64_t CVMX_NPI_PCI_INT_ARB_CFG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_INT_ARB_CFG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000130ull);
}
#else
#define CVMX_NPI_PCI_INT_ARB_CFG (CVMX_ADD_IO_SEG(0x00011F0000000130ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_INT_ENB2 CVMX_NPI_PCI_INT_ENB2_FUNC()
static inline uint64_t CVMX_NPI_PCI_INT_ENB2_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_INT_ENB2 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000011A0ull);
}
#else
#define CVMX_NPI_PCI_INT_ENB2 (CVMX_ADD_IO_SEG(0x00011F00000011A0ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_INT_SUM2 CVMX_NPI_PCI_INT_SUM2_FUNC()
static inline uint64_t CVMX_NPI_PCI_INT_SUM2_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_INT_SUM2 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001198ull);
}
#else
#define CVMX_NPI_PCI_INT_SUM2 (CVMX_ADD_IO_SEG(0x00011F0000001198ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_READ_CMD CVMX_NPI_PCI_READ_CMD_FUNC()
static inline uint64_t CVMX_NPI_PCI_READ_CMD_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_READ_CMD not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000048ull);
}
#else
#define CVMX_NPI_PCI_READ_CMD (CVMX_ADD_IO_SEG(0x00011F0000000048ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_READ_CMD_6 CVMX_NPI_PCI_READ_CMD_6_FUNC()
static inline uint64_t CVMX_NPI_PCI_READ_CMD_6_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_READ_CMD_6 not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001180ull);
}
#else
#define CVMX_NPI_PCI_READ_CMD_6 (CVMX_ADD_IO_SEG(0x00011F0000001180ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_READ_CMD_C CVMX_NPI_PCI_READ_CMD_C_FUNC()
static inline uint64_t CVMX_NPI_PCI_READ_CMD_C_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_READ_CMD_C not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001184ull);
}
#else
#define CVMX_NPI_PCI_READ_CMD_C (CVMX_ADD_IO_SEG(0x00011F0000001184ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_READ_CMD_E CVMX_NPI_PCI_READ_CMD_E_FUNC()
static inline uint64_t CVMX_NPI_PCI_READ_CMD_E_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_READ_CMD_E not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000001188ull);
}
#else
#define CVMX_NPI_PCI_READ_CMD_E (CVMX_ADD_IO_SEG(0x00011F0000001188ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_SCM_REG CVMX_NPI_PCI_SCM_REG_FUNC()
static inline uint64_t CVMX_NPI_PCI_SCM_REG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_SCM_REG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000011A8ull);
}
#else
#define CVMX_NPI_PCI_SCM_REG (CVMX_ADD_IO_SEG(0x00011F00000011A8ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PCI_TSR_REG CVMX_NPI_PCI_TSR_REG_FUNC()
static inline uint64_t CVMX_NPI_PCI_TSR_REG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PCI_TSR_REG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000011B0ull);
}
#else
#define CVMX_NPI_PCI_TSR_REG (CVMX_ADD_IO_SEG(0x00011F00000011B0ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PORT32_INSTR_HDR CVMX_NPI_PORT32_INSTR_HDR_FUNC()
static inline uint64_t CVMX_NPI_PORT32_INSTR_HDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PORT32_INSTR_HDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000001F8ull);
}
#else
#define CVMX_NPI_PORT32_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F00000001F8ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PORT33_INSTR_HDR CVMX_NPI_PORT33_INSTR_HDR_FUNC()
static inline uint64_t CVMX_NPI_PORT33_INSTR_HDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN31XX) || OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PORT33_INSTR_HDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000200ull);
}
#else
#define CVMX_NPI_PORT33_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F0000000200ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PORT34_INSTR_HDR CVMX_NPI_PORT34_INSTR_HDR_FUNC()
static inline uint64_t CVMX_NPI_PORT34_INSTR_HDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PORT34_INSTR_HDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000208ull);
}
#else
#define CVMX_NPI_PORT34_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F0000000208ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PORT35_INSTR_HDR CVMX_NPI_PORT35_INSTR_HDR_FUNC()
static inline uint64_t CVMX_NPI_PORT35_INSTR_HDR_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PORT35_INSTR_HDR not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000210ull);
}
#else
#define CVMX_NPI_PORT35_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F0000000210ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_PORT_BP_CONTROL CVMX_NPI_PORT_BP_CONTROL_FUNC()
static inline uint64_t CVMX_NPI_PORT_BP_CONTROL_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_PORT_BP_CONTROL not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000001F0ull);
}
#else
#define CVMX_NPI_PORT_BP_CONTROL (CVMX_ADD_IO_SEG(0x00011F00000001F0ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_PX_DBPAIR_ADDR(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_PX_DBPAIR_ADDR(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000000180ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_PX_DBPAIR_ADDR(offset) (CVMX_ADD_IO_SEG(0x00011F0000000180ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_PX_INSTR_ADDR(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_PX_INSTR_ADDR(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F00000001C0ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_PX_INSTR_ADDR(offset) (CVMX_ADD_IO_SEG(0x00011F00000001C0ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_PX_INSTR_CNTS(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_PX_INSTR_CNTS(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F00000001A0ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_PX_INSTR_CNTS(offset) (CVMX_ADD_IO_SEG(0x00011F00000001A0ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_PX_PAIR_CNTS(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_PX_PAIR_CNTS(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000000160ull) + ((offset) & 3) * 8;
}
#else
#define CVMX_NPI_PX_PAIR_CNTS(offset) (CVMX_ADD_IO_SEG(0x00011F0000000160ull) + ((offset) & 3) * 8)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_RSL_INT_BLOCKS CVMX_NPI_RSL_INT_BLOCKS_FUNC()
static inline uint64_t CVMX_NPI_RSL_INT_BLOCKS_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_RSL_INT_BLOCKS not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F0000000000ull);
}
#else
#define CVMX_NPI_RSL_INT_BLOCKS (CVMX_ADD_IO_SEG(0x00011F0000000000ull))
#endif
#define CVMX_NPI_SIZE_INPUT0 CVMX_NPI_SIZE_INPUTX(0)
#define CVMX_NPI_SIZE_INPUT1 CVMX_NPI_SIZE_INPUTX(1)
#define CVMX_NPI_SIZE_INPUT2 CVMX_NPI_SIZE_INPUTX(2)
#define CVMX_NPI_SIZE_INPUT3 CVMX_NPI_SIZE_INPUTX(3)
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_NPI_SIZE_INPUTX(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN30XX) && ((offset == 0))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN31XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN38XX) && ((offset <= 3))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN50XX) && ((offset <= 1))) ||
	      (OCTEON_IS_MODEL(OCTEON_CN58XX) && ((offset <= 3)))))
		cvmx_warn("CVMX_NPI_SIZE_INPUTX(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011F0000000078ull) + ((offset) & 3) * 16;
}
#else
#define CVMX_NPI_SIZE_INPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000078ull) + ((offset) & 3) * 16)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_NPI_WIN_READ_TO CVMX_NPI_WIN_READ_TO_FUNC()
static inline uint64_t CVMX_NPI_WIN_READ_TO_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN3XXX) || OCTEON_IS_MODEL(OCTEON_CN50XX) || OCTEON_IS_MODEL(OCTEON_CN58XX)))
		cvmx_warn("CVMX_NPI_WIN_READ_TO not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x00011F00000001E0ull);
}
#else
#define CVMX_NPI_WIN_READ_TO (CVMX_ADD_IO_SEG(0x00011F00000001E0ull))
#endif

/**
 * cvmx_npi_base_addr_input#
 *
 * NPI_BASE_ADDR_INPUT0 = NPI's Base Address Input 0 Register
 *
 * The address to start reading Instructions from for Input-0.
 */
union cvmx_npi_base_addr_inputx
{
	uint64_t u64;
	struct cvmx_npi_base_addr_inputx_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t baddr                        : 61; /**< The address to read Instruction from for output 0.
                                                         This address is 8-byte aligned, for this reason
                                                         address bits [2:0] will always be zero. */
	uint64_t reserved_0_2                 : 3;
#else
	uint64_t reserved_0_2                 : 3;
	uint64_t baddr                        : 61;
#endif
	} s;
	struct cvmx_npi_base_addr_inputx_s    cn30xx;
	struct cvmx_npi_base_addr_inputx_s    cn31xx;
	struct cvmx_npi_base_addr_inputx_s    cn38xx;
	struct cvmx_npi_base_addr_inputx_s    cn38xxp2;
	struct cvmx_npi_base_addr_inputx_s    cn50xx;
	struct cvmx_npi_base_addr_inputx_s    cn58xx;
	struct cvmx_npi_base_addr_inputx_s    cn58xxp1;
};
typedef union cvmx_npi_base_addr_inputx cvmx_npi_base_addr_inputx_t;

/**
 * cvmx_npi_base_addr_output#
 *
 * NPI_BASE_ADDR_OUTPUT0 = NPI's Base Address Output 0 Register
 *
 * The address to start reading Instructions from for Output-0.
 */
union cvmx_npi_base_addr_outputx
{
	uint64_t u64;
	struct cvmx_npi_base_addr_outputx_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t baddr                        : 61; /**< The address to read Instruction from for output 0.
                                                         This address is 8-byte aligned, for this reason
                                                         address bits [2:0] will always be zero. */
	uint64_t reserved_0_2                 : 3;
#else
	uint64_t reserved_0_2                 : 3;
	uint64_t baddr                        : 61;
#endif
	} s;
	struct cvmx_npi_base_addr_outputx_s   cn30xx;
	struct cvmx_npi_base_addr_outputx_s   cn31xx;
	struct cvmx_npi_base_addr_outputx_s   cn38xx;
	struct cvmx_npi_base_addr_outputx_s   cn38xxp2;
	struct cvmx_npi_base_addr_outputx_s   cn50xx;
	struct cvmx_npi_base_addr_outputx_s   cn58xx;
	struct cvmx_npi_base_addr_outputx_s   cn58xxp1;
};
typedef union cvmx_npi_base_addr_outputx cvmx_npi_base_addr_outputx_t;

/**
 * cvmx_npi_bist_status
 *
 * NPI_BIST_STATUS = NPI's BIST Status Register
 *
 * Results from BIST runs of NPI's memories.
 */
union cvmx_npi_bist_status
{
	uint64_t u64;
	struct cvmx_npi_bist_status_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_20_63               : 44;
	uint64_t csr_bs                       : 1;  /**< BIST Status for the csr_fifo */
	uint64_t dif_bs                       : 1;  /**< BIST Status for the dif_fifo */
	uint64_t rdp_bs                       : 1;  /**< BIST Status for the rdp_fifo */
	uint64_t pcnc_bs                      : 1;  /**< BIST Status for the pcn_cnt_fifo */
	uint64_t pcn_bs                       : 1;  /**< BIST Status for the pcn_fifo */
	uint64_t rdn_bs                       : 1;  /**< BIST Status for the rdn_fifo */
	uint64_t pcac_bs                      : 1;  /**< BIST Status for the pca_cmd_fifo */
	uint64_t pcad_bs                      : 1;  /**< BIST Status for the pca_data_fifo */
	uint64_t rdnl_bs                      : 1;  /**< BIST Status for the rdn_length_fifo */
	uint64_t pgf_bs                       : 1;  /**< BIST Status for the pgf_fifo */
	uint64_t pig_bs                       : 1;  /**< BIST Status for the pig_fifo */
	uint64_t pof0_bs                      : 1;  /**< BIST Status for the pof0_fifo */
	uint64_t pof1_bs                      : 1;  /**< BIST Status for the pof1_fifo */
	uint64_t pof2_bs                      : 1;  /**< BIST Status for the pof2_fifo */
	uint64_t pof3_bs                      : 1;  /**< BIST Status for the pof3_fifo */
	uint64_t pos_bs                       : 1;  /**< BIST Status for the pos_fifo */
	uint64_t nus_bs                       : 1;  /**< BIST Status for the nus_fifo */
	uint64_t dob_bs                       : 1;  /**< BIST Status for the dob_fifo */
	uint64_t pdf_bs                       : 1;  /**< BIST Status for the pdf_fifo */
	uint64_t dpi_bs                       : 1;  /**< BIST Status for the dpi_fifo */
#else
	uint64_t dpi_bs                       : 1;
	uint64_t pdf_bs                       : 1;
	uint64_t dob_bs                       : 1;
	uint64_t nus_bs                       : 1;
	uint64_t pos_bs                       : 1;
	uint64_t pof3_bs                      : 1;
	uint64_t pof2_bs                      : 1;
	uint64_t pof1_bs                      : 1;
	uint64_t pof0_bs                      : 1;
	uint64_t pig_bs                       : 1;
	uint64_t pgf_bs                       : 1;
	uint64_t rdnl_bs                      : 1;
	uint64_t pcad_bs                      : 1;
	uint64_t pcac_bs                      : 1;
	uint64_t rdn_bs                       : 1;
	uint64_t pcn_bs                       : 1;
	uint64_t pcnc_bs                      : 1;
	uint64_t rdp_bs                       : 1;
	uint64_t dif_bs                       : 1;
	uint64_t csr_bs                       : 1;
	uint64_t reserved_20_63               : 44;
#endif
	} s;
	struct cvmx_npi_bist_status_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_20_63               : 44;
	uint64_t csr_bs                       : 1;  /**< BIST Status for the csr_fifo */
	uint64_t dif_bs                       : 1;  /**< BIST Status for the dif_fifo */
	uint64_t rdp_bs                       : 1;  /**< BIST Status for the rdp_fifo */
	uint64_t pcnc_bs                      : 1;  /**< BIST Status for the pcn_cnt_fifo */
	uint64_t pcn_bs                       : 1;  /**< BIST Status for the pcn_fifo */
	uint64_t rdn_bs                       : 1;  /**< BIST Status for the rdn_fifo */
	uint64_t pcac_bs                      : 1;  /**< BIST Status for the pca_cmd_fifo */
	uint64_t pcad_bs                      : 1;  /**< BIST Status for the pca_data_fifo */
	uint64_t rdnl_bs                      : 1;  /**< BIST Status for the rdn_length_fifo */
	uint64_t pgf_bs                       : 1;  /**< BIST Status for the pgf_fifo */
	uint64_t pig_bs                       : 1;  /**< BIST Status for the pig_fifo */
	uint64_t pof0_bs                      : 1;  /**< BIST Status for the pof0_fifo */
	uint64_t reserved_5_7                 : 3;
	uint64_t pos_bs                       : 1;  /**< BIST Status for the pos_fifo */
	uint64_t nus_bs                       : 1;  /**< BIST Status for the nus_fifo */
	uint64_t dob_bs                       : 1;  /**< BIST Status for the dob_fifo */
	uint64_t pdf_bs                       : 1;  /**< BIST Status for the pdf_fifo */
	uint64_t dpi_bs                       : 1;  /**< BIST Status for the dpi_fifo */
#else
	uint64_t dpi_bs                       : 1;
	uint64_t pdf_bs                       : 1;
	uint64_t dob_bs                       : 1;
	uint64_t nus_bs                       : 1;
	uint64_t pos_bs                       : 1;
	uint64_t reserved_5_7                 : 3;
	uint64_t pof0_bs                      : 1;
	uint64_t pig_bs                       : 1;
	uint64_t pgf_bs                       : 1;
	uint64_t rdnl_bs                      : 1;
	uint64_t pcad_bs                      : 1;
	uint64_t pcac_bs                      : 1;
	uint64_t rdn_bs                       : 1;
	uint64_t pcn_bs                       : 1;
	uint64_t pcnc_bs                      : 1;
	uint64_t rdp_bs                       : 1;
	uint64_t dif_bs                       : 1;
	uint64_t csr_bs                       : 1;
	uint64_t reserved_20_63               : 44;
#endif
	} cn30xx;
	struct cvmx_npi_bist_status_s         cn31xx;
	struct cvmx_npi_bist_status_s         cn38xx;
	struct cvmx_npi_bist_status_s         cn38xxp2;
	struct cvmx_npi_bist_status_cn50xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_20_63               : 44;
	uint64_t csr_bs                       : 1;  /**< BIST Status for the csr_fifo */
	uint64_t dif_bs                       : 1;  /**< BIST Status for the dif_fifo */
	uint64_t rdp_bs                       : 1;  /**< BIST Status for the rdp_fifo */
	uint64_t pcnc_bs                      : 1;  /**< BIST Status for the pcn_cnt_fifo */
	uint64_t pcn_bs                       : 1;  /**< BIST Status for the pcn_fifo */
	uint64_t rdn_bs                       : 1;  /**< BIST Status for the rdn_fifo */
	uint64_t pcac_bs                      : 1;  /**< BIST Status for the pca_cmd_fifo */
	uint64_t pcad_bs                      : 1;  /**< BIST Status for the pca_data_fifo */
	uint64_t rdnl_bs                      : 1;  /**< BIST Status for the rdn_length_fifo */
	uint64_t pgf_bs                       : 1;  /**< BIST Status for the pgf_fifo */
	uint64_t pig_bs                       : 1;  /**< BIST Status for the pig_fifo */
	uint64_t pof0_bs                      : 1;  /**< BIST Status for the pof0_fifo */
	uint64_t pof1_bs                      : 1;  /**< BIST Status for the pof1_fifo */
	uint64_t reserved_5_6                 : 2;
	uint64_t pos_bs                       : 1;  /**< BIST Status for the pos_fifo */
	uint64_t nus_bs                       : 1;  /**< BIST Status for the nus_fifo */
	uint64_t dob_bs                       : 1;  /**< BIST Status for the dob_fifo */
	uint64_t pdf_bs                       : 1;  /**< BIST Status for the pdf_fifo */
	uint64_t dpi_bs                       : 1;  /**< BIST Status for the dpi_fifo */
#else
	uint64_t dpi_bs                       : 1;
	uint64_t pdf_bs                       : 1;
	uint64_t dob_bs                       : 1;
	uint64_t nus_bs                       : 1;
	uint64_t pos_bs                       : 1;
	uint64_t reserved_5_6                 : 2;
	uint64_t pof1_bs                      : 1;
	uint64_t pof0_bs                      : 1;
	uint64_t pig_bs                       : 1;
	uint64_t pgf_bs                       : 1;
	uint64_t rdnl_bs                      : 1;
	uint64_t pcad_bs                      : 1;
	uint64_t pcac_bs                      : 1;
	uint64_t rdn_bs                       : 1;
	uint64_t pcn_bs                       : 1;
	uint64_t pcnc_bs                      : 1;
	uint64_t rdp_bs                       : 1;
	uint64_t dif_bs                       : 1;
	uint64_t csr_bs                       : 1;
	uint64_t reserved_20_63               : 44;
#endif
	} cn50xx;
	struct cvmx_npi_bist_status_s         cn58xx;
	struct cvmx_npi_bist_status_s         cn58xxp1;
};
typedef union cvmx_npi_bist_status cvmx_npi_bist_status_t;

/**
 * cvmx_npi_buff_size_output#
 *
 * NPI_BUFF_SIZE_OUTPUT0 = NPI's D/I Buffer Sizes For Output 0
 *
 * The size in bytes of the Data Bufffer and Information Buffer for output 0.
 */
union cvmx_npi_buff_size_outputx
{
	uint64_t u64;
	struct cvmx_npi_buff_size_outputx_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_23_63               : 41;
	uint64_t isize                        : 7;  /**< The number of bytes to move to the Info-Pointer
                                                         from the front of the packet.
                                                         Legal values are 0-120. */
	uint64_t bsize                        : 16; /**< The size in bytes of the area pointed to by
                                                         buffer pointer for output packet data. */
#else
	uint64_t bsize                        : 16;
	uint64_t isize                        : 7;
	uint64_t reserved_23_63               : 41;
#endif
	} s;
	struct cvmx_npi_buff_size_outputx_s   cn30xx;
	struct cvmx_npi_buff_size_outputx_s   cn31xx;
	struct cvmx_npi_buff_size_outputx_s   cn38xx;
	struct cvmx_npi_buff_size_outputx_s   cn38xxp2;
	struct cvmx_npi_buff_size_outputx_s   cn50xx;
	struct cvmx_npi_buff_size_outputx_s   cn58xx;
	struct cvmx_npi_buff_size_outputx_s   cn58xxp1;
};
typedef union cvmx_npi_buff_size_outputx cvmx_npi_buff_size_outputx_t;

/**
 * cvmx_npi_comp_ctl
 *
 * NPI_COMP_CTL = PCI Compensation Control
 *
 * PCI Compensation Control
 */
union cvmx_npi_comp_ctl
{
	uint64_t u64;
	struct cvmx_npi_comp_ctl_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_10_63               : 54;
	uint64_t pctl                         : 5;  /**< Bypass value for PCTL */
	uint64_t nctl                         : 5;  /**< Bypass value for NCTL */
#else
	uint64_t nctl                         : 5;
	uint64_t pctl                         : 5;
	uint64_t reserved_10_63               : 54;
#endif
	} s;
	struct cvmx_npi_comp_ctl_s            cn50xx;
	struct cvmx_npi_comp_ctl_s            cn58xx;
	struct cvmx_npi_comp_ctl_s            cn58xxp1;
};
typedef union cvmx_npi_comp_ctl cvmx_npi_comp_ctl_t;

/**
 * cvmx_npi_ctl_status
 *
 * NPI_CTL_STATUS = NPI's Control Status Register
 *
 * Contains control ans status for NPI.
 * Writes to this register are not ordered with writes/reads to the PCI Memory space.
 * To ensure that a write has completed the user must read the register before
 * making an access(i.e. PCI memory space) that requires the value of this register to be updated.
 */
union cvmx_npi_ctl_status
{
	uint64_t u64;
	struct cvmx_npi_ctl_status_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_63_63               : 1;
	uint64_t chip_rev                     : 8;  /**< The revision of the N3. */
	uint64_t dis_pniw                     : 1;  /**< When asserted '1' access from the PNI Window
                                                         Registers are disabled. */
	uint64_t out3_enb                     : 1;  /**< When asserted '1' the output3 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t out2_enb                     : 1;  /**< When asserted '1' the output2 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t out1_enb                     : 1;  /**< When asserted '1' the output1 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t out0_enb                     : 1;  /**< When asserted '1' the output0 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t ins3_enb                     : 1;  /**< When asserted '1' the gather3 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t ins2_enb                     : 1;  /**< When asserted '1' the gather2 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t ins1_enb                     : 1;  /**< When asserted '1' the gather1 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t ins0_enb                     : 1;  /**< When asserted '1' the gather0 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t ins3_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather3 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t ins2_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather2 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t ins1_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather1 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t ins0_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather0 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t pci_wdis                     : 1;  /**< When set '1' disables access to registers in
                                                         PNI address range 0x1000 - 0x17FF from the PCI. */
	uint64_t wait_com                     : 1;  /**< When set '1' casues the NPI to wait for a commit
                                                         from the L2C before sending additional access to
                                                         the L2C from the PCI. */
	uint64_t reserved_37_39               : 3;
	uint64_t max_word                     : 5;  /**< The maximum number of words to merge into a single
                                                         write operation from the PPs to the PCI. Legal
                                                         values are 1 to 32, where a '0' is treated as 32. */
	uint64_t reserved_10_31               : 22;
	uint64_t timer                        : 10; /**< When the NPI starts a PP to PCI write it will wait
                                                         no longer than the value of TIMER in eclks to
                                                         merge additional writes from the PPs into 1
                                                         large write. The values for this field is 1 to
                                                         1024 where a value of '0' is treated as 1024. */
#else
	uint64_t timer                        : 10;
	uint64_t reserved_10_31               : 22;
	uint64_t max_word                     : 5;
	uint64_t reserved_37_39               : 3;
	uint64_t wait_com                     : 1;
	uint64_t pci_wdis                     : 1;
	uint64_t ins0_64b                     : 1;
	uint64_t ins1_64b                     : 1;
	uint64_t ins2_64b                     : 1;
	uint64_t ins3_64b                     : 1;
	uint64_t ins0_enb                     : 1;
	uint64_t ins1_enb                     : 1;
	uint64_t ins2_enb                     : 1;
	uint64_t ins3_enb                     : 1;
	uint64_t out0_enb                     : 1;
	uint64_t out1_enb                     : 1;
	uint64_t out2_enb                     : 1;
	uint64_t out3_enb                     : 1;
	uint64_t dis_pniw                     : 1;
	uint64_t chip_rev                     : 8;
	uint64_t reserved_63_63               : 1;
#endif
	} s;
	struct cvmx_npi_ctl_status_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_63_63               : 1;
	uint64_t chip_rev                     : 8;  /**< The revision of the N3. */
	uint64_t dis_pniw                     : 1;  /**< When asserted '1' access from the PNI Window
                                                         Registers are disabled. */
	uint64_t reserved_51_53               : 3;
	uint64_t out0_enb                     : 1;  /**< When asserted '1' the output0 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t reserved_47_49               : 3;
	uint64_t ins0_enb                     : 1;  /**< When asserted '1' the gather0 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t reserved_43_45               : 3;
	uint64_t ins0_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather0 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t pci_wdis                     : 1;  /**< When set '1' disables access to registers in
                                                         PNI address range 0x1000 - 0x17FF from the PCI. */
	uint64_t wait_com                     : 1;  /**< When set '1' casues the NPI to wait for a commit
                                                         from the L2C before sending additional access to
                                                         the L2C from the PCI. */
	uint64_t reserved_37_39               : 3;
	uint64_t max_word                     : 5;  /**< The maximum number of words to merge into a single
                                                         write operation from the PPs to the PCI. Legal
                                                         values are 1 to 32, where a '0' is treated as 32. */
	uint64_t reserved_10_31               : 22;
	uint64_t timer                        : 10; /**< When the NPI starts a PP to PCI write it will wait
                                                         no longer than the value of TIMER in eclks to
                                                         merge additional writes from the PPs into 1
                                                         large write. The values for this field is 1 to
                                                         1024 where a value of '0' is treated as 1024. */
#else
	uint64_t timer                        : 10;
	uint64_t reserved_10_31               : 22;
	uint64_t max_word                     : 5;
	uint64_t reserved_37_39               : 3;
	uint64_t wait_com                     : 1;
	uint64_t pci_wdis                     : 1;
	uint64_t ins0_64b                     : 1;
	uint64_t reserved_43_45               : 3;
	uint64_t ins0_enb                     : 1;
	uint64_t reserved_47_49               : 3;
	uint64_t out0_enb                     : 1;
	uint64_t reserved_51_53               : 3;
	uint64_t dis_pniw                     : 1;
	uint64_t chip_rev                     : 8;
	uint64_t reserved_63_63               : 1;
#endif
	} cn30xx;
	struct cvmx_npi_ctl_status_cn31xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_63_63               : 1;
	uint64_t chip_rev                     : 8;  /**< The revision of the N3.
                                                         0 => pass1.x, 1 => 2.0 */
	uint64_t dis_pniw                     : 1;  /**< When asserted '1' access from the PNI Window
                                                         Registers are disabled. */
	uint64_t reserved_52_53               : 2;
	uint64_t out1_enb                     : 1;  /**< When asserted '1' the output1 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t out0_enb                     : 1;  /**< When asserted '1' the output0 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t reserved_48_49               : 2;
	uint64_t ins1_enb                     : 1;  /**< When asserted '1' the gather1 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t ins0_enb                     : 1;  /**< When asserted '1' the gather0 engine is enabled.
                                                         After enabling the values of the associated
                                                         Address and Size Register should not be changed. */
	uint64_t reserved_44_45               : 2;
	uint64_t ins1_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather1 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t ins0_64b                     : 1;  /**< When asserted '1' the instructions read by the
                                                         gather0 engine are 64-Byte instructions, when
                                                         de-asserted '0' instructions are 32-byte. */
	uint64_t pci_wdis                     : 1;  /**< When set '1' disables access to registers in
                                                         PNI address range 0x1000 - 0x17FF from the PCI. */
	uint64_t wait_com                     : 1;  /**< When set '1' casues the NPI to wait for a commit
                                                         from the L2C before sending additional access to
                                                         the L2C from the PCI. */
	uint64_t reserved_37_39               : 3;
	uint64_t max_word                     : 5;  /**< The maximum number of words to merge into a single
                                                         write operation from the PPs to the PCI. Legal
                                                         values are 1 to 32, where a '0' is treated as 32. */
	uint64_t reserved_10_31               : 22;
	uint64_t timer                        : 10; /**< When the NPI starts a PP to PCI write it will wait
                                                         no longer than the value of TIMER in eclks to
                                                         merge additional writes from the PPs into 1
                                                         large write. The values for this field is 1 to
                                                         1024 where a value of '0' is treated as 1024. */
#else
	uint64_t timer                        : 10;
	uint64_t reserved_10_31               : 22;
	uint64_t max_word                     : 5;
	uint64_t reserved_37_39               : 3;
	uint64_t wait_com                     : 1;
	uint64_t pci_wdis                     : 1;
	uint64_t ins0_64b                     : 1;
	uint64_t ins1_64b                     : 1;
	uint64_t reserved_44_45               : 2;
	uint64_t ins0_enb                     : 1;
	uint64_t ins1_enb                     : 1;
	uint64_t reserved_48_49               : 2;
	uint64_t out0_enb                     : 1;
	uint64_t out1_enb                     : 1;
	uint64_t reserved_52_53               : 2;
	uint64_t dis_pniw                     : 1;
	uint64_t chip_rev                     : 8;
	uint64_t reserved_63_63               : 1;
#endif
	} cn31xx;
	struct cvmx_npi_ctl_status_s          cn38xx;
	struct cvmx_npi_ctl_status_s          cn38xxp2;
	struct cvmx_npi_ctl_status_cn31xx     cn50xx;
	struct cvmx_npi_ctl_status_s          cn58xx;
	struct cvmx_npi_ctl_status_s          cn58xxp1;
};
typedef union cvmx_npi_ctl_status cvmx_npi_ctl_status_t;

/**
 * cvmx_npi_dbg_select
 *
 * NPI_DBG_SELECT = Debug Select Register
 *
 * Contains the debug select value in last written to the RSLs.
 */
union cvmx_npi_dbg_select
{
	uint64_t u64;
	struct cvmx_npi_dbg_select_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_16_63               : 48;
	uint64_t dbg_sel                      : 16; /**< When this register is written its value is sent to
                                                         all RSLs. */
#else
	uint64_t dbg_sel                      : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_npi_dbg_select_s          cn30xx;
	struct cvmx_npi_dbg_select_s          cn31xx;
	struct cvmx_npi_dbg_select_s          cn38xx;
	struct cvmx_npi_dbg_select_s          cn38xxp2;
	struct cvmx_npi_dbg_select_s          cn50xx;
	struct cvmx_npi_dbg_select_s          cn58xx;
	struct cvmx_npi_dbg_select_s          cn58xxp1;
};
typedef union cvmx_npi_dbg_select cvmx_npi_dbg_select_t;

/**
 * cvmx_npi_dma_control
 *
 * NPI_DMA_CONTROL = DMA Control Register
 *
 * Controls operation of the DMA IN/OUT of the NPI.
 */
union cvmx_npi_dma_control
{
	uint64_t u64;
	struct cvmx_npi_dma_control_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_36_63               : 28;
	uint64_t b0_lend                      : 1;  /**< When set '1' and the NPI is in the mode to write
                                                         0 to L2C memory when a DMA is done, the address
                                                         to be written to will be treated as a Little
                                                         Endian address. This field is new to PASS-2. */
	uint64_t dwb_denb                     : 1;  /**< When set '1' the NPI will send a value in the DWB
                                                         field for a free page operation for the memory
                                                         that contained the data in N3. */
	uint64_t dwb_ichk                     : 9;  /**< When Instruction Chunks for DMA operations are freed
                                                         this value is used for the DWB field of the
                                                         operation. */
	uint64_t fpa_que                      : 3;  /**< The FPA queue that the instruction-chunk page will
                                                         be returned to when used. */
	uint64_t o_add1                       : 1;  /**< When set '1' 1 will be added to the DMA counters,
                                                         if '0' then the number of bytes in the dma transfer
                                                         will be added to the count register. */
	uint64_t o_ro                         : 1;  /**< Relaxed Ordering Mode for DMA. */
	uint64_t o_ns                         : 1;  /**< Nosnoop For DMA. */
	uint64_t o_es                         : 2;  /**< Endian Swap Mode for DMA. */
	uint64_t o_mode                       : 1;  /**< Select PCI_POINTER MODE to be used.
                                                         '1' use pointer values for address and register
                                                         values for RO, ES, and NS, '0' use register
                                                         values for address and pointer values for
                                                         RO, ES, and NS. */
	uint64_t hp_enb                       : 1;  /**< Enables the High Priority DMA.
                                                         While this bit is disabled '0' then the value
                                                         in the NPI_HIGHP_IBUFF_SADDR is re-loaded to the
                                                         starting address of the High Priority DMA engine.
                                                         CSIZE field will be reloaded, for the High Priority
                                                         DMA Engine. */
	uint64_t lp_enb                       : 1;  /**< Enables the Low Priority DMA.
                                                         While this bit is disabled '0' then the value
                                                         in the NPI_LOWP_IBUFF_SADDR is re-loaded to the
                                                         starting address of the Low Priority DMA engine.
                                                         PASS-2: When this bit is '0' the value in the
                                                         CSIZE field will be reloaded, for the Low Priority
                                                         DMA Engine. */
	uint64_t csize                        : 14; /**< The size in words of the DMA Instruction Chunk.
                                                         This value should only be written once. After
                                                         writing this value a new value will not be
                                                         recognized until the end of the DMA I-Chunk is
                                                         reached. */
#else
	uint64_t csize                        : 14;
	uint64_t lp_enb                       : 1;
	uint64_t hp_enb                       : 1;
	uint64_t o_mode                       : 1;
	uint64_t o_es                         : 2;
	uint64_t o_ns                         : 1;
	uint64_t o_ro                         : 1;
	uint64_t o_add1                       : 1;
	uint64_t fpa_que                      : 3;
	uint64_t dwb_ichk                     : 9;
	uint64_t dwb_denb                     : 1;
	uint64_t b0_lend                      : 1;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_npi_dma_control_s         cn30xx;
	struct cvmx_npi_dma_control_s         cn31xx;
	struct cvmx_npi_dma_control_s         cn38xx;
	struct cvmx_npi_dma_control_s         cn38xxp2;
	struct cvmx_npi_dma_control_s         cn50xx;
	struct cvmx_npi_dma_control_s         cn58xx;
	struct cvmx_npi_dma_control_s         cn58xxp1;
};
typedef union cvmx_npi_dma_control cvmx_npi_dma_control_t;

/**
 * cvmx_npi_dma_highp_counts
 *
 * NPI_DMA_HIGHP_COUNTS = NPI's High Priority DMA Counts
 *
 * Values for determing the number of instructions for High Priority DMA in the NPI.
 */
union cvmx_npi_dma_highp_counts
{
	uint64_t u64;
	struct cvmx_npi_dma_highp_counts_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_39_63               : 25;
	uint64_t fcnt                         : 7;  /**< Number of words in the Instruction FIFO. */
	uint64_t dbell                        : 32; /**< Number of available words of Instructions to read. */
#else
	uint64_t dbell                        : 32;
	uint64_t fcnt                         : 7;
	uint64_t reserved_39_63               : 25;
#endif
	} s;
	struct cvmx_npi_dma_highp_counts_s    cn30xx;
	struct cvmx_npi_dma_highp_counts_s    cn31xx;
	struct cvmx_npi_dma_highp_counts_s    cn38xx;
	struct cvmx_npi_dma_highp_counts_s    cn38xxp2;
	struct cvmx_npi_dma_highp_counts_s    cn50xx;
	struct cvmx_npi_dma_highp_counts_s    cn58xx;
	struct cvmx_npi_dma_highp_counts_s    cn58xxp1;
};
typedef union cvmx_npi_dma_highp_counts cvmx_npi_dma_highp_counts_t;

/**
 * cvmx_npi_dma_highp_naddr
 *
 * NPI_DMA_HIGHP_NADDR = NPI's High Priority DMA Next Ichunk Address
 *
 * Place NPI will read the next Ichunk data from. This is valid when state is 0
 */
union cvmx_npi_dma_highp_naddr
{
	uint64_t u64;
	struct cvmx_npi_dma_highp_naddr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_40_63               : 24;
	uint64_t state                        : 4;  /**< The DMA instruction engine state vector.
                                                         Typical value is 0 (IDLE). */
	uint64_t addr                         : 36; /**< The next L2C address to read DMA instructions
                                                         from for the High Priority DMA engine. */
#else
	uint64_t addr                         : 36;
	uint64_t state                        : 4;
	uint64_t reserved_40_63               : 24;
#endif
	} s;
	struct cvmx_npi_dma_highp_naddr_s     cn30xx;
	struct cvmx_npi_dma_highp_naddr_s     cn31xx;
	struct cvmx_npi_dma_highp_naddr_s     cn38xx;
	struct cvmx_npi_dma_highp_naddr_s     cn38xxp2;
	struct cvmx_npi_dma_highp_naddr_s     cn50xx;
	struct cvmx_npi_dma_highp_naddr_s     cn58xx;
	struct cvmx_npi_dma_highp_naddr_s     cn58xxp1;
};
typedef union cvmx_npi_dma_highp_naddr cvmx_npi_dma_highp_naddr_t;

/**
 * cvmx_npi_dma_lowp_counts
 *
 * NPI_DMA_LOWP_COUNTS = NPI's Low Priority DMA Counts
 *
 * Values for determing the number of instructions for Low Priority DMA in the NPI.
 */
union cvmx_npi_dma_lowp_counts
{
	uint64_t u64;
	struct cvmx_npi_dma_lowp_counts_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_39_63               : 25;
	uint64_t fcnt                         : 7;  /**< Number of words in the Instruction FIFO. */
	uint64_t dbell                        : 32; /**< Number of available words of Instructions to read. */
#else
	uint64_t dbell                        : 32;
	uint64_t fcnt                         : 7;
	uint64_t reserved_39_63               : 25;
#endif
	} s;
	struct cvmx_npi_dma_lowp_counts_s     cn30xx;
	struct cvmx_npi_dma_lowp_counts_s     cn31xx;
	struct cvmx_npi_dma_lowp_counts_s     cn38xx;
	struct cvmx_npi_dma_lowp_counts_s     cn38xxp2;
	struct cvmx_npi_dma_lowp_counts_s     cn50xx;
	struct cvmx_npi_dma_lowp_counts_s     cn58xx;
	struct cvmx_npi_dma_lowp_counts_s     cn58xxp1;
};
typedef union cvmx_npi_dma_lowp_counts cvmx_npi_dma_lowp_counts_t;

/**
 * cvmx_npi_dma_lowp_naddr
 *
 * NPI_DMA_LOWP_NADDR = NPI's Low Priority DMA Next Ichunk Address
 *
 * Place NPI will read the next Ichunk data from. This is valid when state is 0
 */
union cvmx_npi_dma_lowp_naddr
{
	uint64_t u64;
	struct cvmx_npi_dma_lowp_naddr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_40_63               : 24;
	uint64_t state                        : 4;  /**< The DMA instruction engine state vector.
                                                         Typical value is 0 (IDLE). */
	uint64_t addr                         : 36; /**< The next L2C address to read DMA instructions
                                                         from for the Low Priority DMA engine. */
#else
	uint64_t addr                         : 36;
	uint64_t state                        : 4;
	uint64_t reserved_40_63               : 24;
#endif
	} s;
	struct cvmx_npi_dma_lowp_naddr_s      cn30xx;
	struct cvmx_npi_dma_lowp_naddr_s      cn31xx;
	struct cvmx_npi_dma_lowp_naddr_s      cn38xx;
	struct cvmx_npi_dma_lowp_naddr_s      cn38xxp2;
	struct cvmx_npi_dma_lowp_naddr_s      cn50xx;
	struct cvmx_npi_dma_lowp_naddr_s      cn58xx;
	struct cvmx_npi_dma_lowp_naddr_s      cn58xxp1;
};
typedef union cvmx_npi_dma_lowp_naddr cvmx_npi_dma_lowp_naddr_t;

/**
 * cvmx_npi_highp_dbell
 *
 * NPI_HIGHP_DBELL = High Priority Door Bell
 *
 * The door bell register for the high priority DMA queue.
 */
union cvmx_npi_highp_dbell
{
	uint64_t u64;
	struct cvmx_npi_highp_dbell_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_16_63               : 48;
	uint64_t dbell                        : 16; /**< The value written to this register is added to the
                                                         number of 8byte words to be read and processes for
                                                         the high priority dma queue. */
#else
	uint64_t dbell                        : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_npi_highp_dbell_s         cn30xx;
	struct cvmx_npi_highp_dbell_s         cn31xx;
	struct cvmx_npi_highp_dbell_s         cn38xx;
	struct cvmx_npi_highp_dbell_s         cn38xxp2;
	struct cvmx_npi_highp_dbell_s         cn50xx;
	struct cvmx_npi_highp_dbell_s         cn58xx;
	struct cvmx_npi_highp_dbell_s         cn58xxp1;
};
typedef union cvmx_npi_highp_dbell cvmx_npi_highp_dbell_t;

/**
 * cvmx_npi_highp_ibuff_saddr
 *
 * NPI_HIGHP_IBUFF_SADDR = DMA High Priority Instruction Buffer Starting Address
 *
 * The address to start reading Instructions from for HIGHP.
 */
union cvmx_npi_highp_ibuff_saddr
{
	uint64_t u64;
	struct cvmx_npi_highp_ibuff_saddr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_36_63               : 28;
	uint64_t saddr                        : 36; /**< The starting address to read the first instruction. */
#else
	uint64_t saddr                        : 36;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_npi_highp_ibuff_saddr_s   cn30xx;
	struct cvmx_npi_highp_ibuff_saddr_s   cn31xx;
	struct cvmx_npi_highp_ibuff_saddr_s   cn38xx;
	struct cvmx_npi_highp_ibuff_saddr_s   cn38xxp2;
	struct cvmx_npi_highp_ibuff_saddr_s   cn50xx;
	struct cvmx_npi_highp_ibuff_saddr_s   cn58xx;
	struct cvmx_npi_highp_ibuff_saddr_s   cn58xxp1;
};
typedef union cvmx_npi_highp_ibuff_saddr cvmx_npi_highp_ibuff_saddr_t;

/**
 * cvmx_npi_input_control
 *
 * NPI_INPUT_CONTROL = NPI's Input Control Register
 *
 * Control for reads for gather list and instructions.
 */
union cvmx_npi_input_control
{
	uint64_t u64;
	struct cvmx_npi_input_control_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_23_63               : 41;
	uint64_t pkt_rr                       : 1;  /**< When set '1' the input packet selection will be
                                                         made with a Round Robin arbitration. When '0'
                                                         the input packet port is fixed in priority,
                                                         where the lower port number has higher priority.
                                                         PASS3 Field */
	uint64_t pbp_dhi                      : 13; /**< Field when in [PBP] is set to be used in
                                                         calculating a DPTR. */
	uint64_t d_nsr                        : 1;  /**< Enables '1' NoSnoop for reading of
                                                         gather data. */
	uint64_t d_esr                        : 2;  /**< The Endian-Swap-Mode for reading of
                                                         gather data. */
	uint64_t d_ror                        : 1;  /**< Enables '1' Relaxed Ordering for reading of
                                                         gather data. */
	uint64_t use_csr                      : 1;  /**< When set '1' the csr value will be used for
                                                         ROR, ESR, and NSR. When clear '0' the value in
                                                         DPTR will be used. In turn the bits not used for
                                                         ROR, ESR, and NSR, will be used for bits [63:60]
                                                         of the address used to fetch packet data. */
	uint64_t nsr                          : 1;  /**< Enables '1' NoSnoop for reading of
                                                         gather list and gather instruction. */
	uint64_t esr                          : 2;  /**< The Endian-Swap-Mode for reading of
                                                         gather list and gather instruction. */
	uint64_t ror                          : 1;  /**< Enables '1' Relaxed Ordering for reading of
                                                         gather list and gather instruction. */
#else
	uint64_t ror                          : 1;
	uint64_t esr                          : 2;
	uint64_t nsr                          : 1;
	uint64_t use_csr                      : 1;
	uint64_t d_ror                        : 1;
	uint64_t d_esr                        : 2;
	uint64_t d_nsr                        : 1;
	uint64_t pbp_dhi                      : 13;
	uint64_t pkt_rr                       : 1;
	uint64_t reserved_23_63               : 41;
#endif
	} s;
	struct cvmx_npi_input_control_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_22_63               : 42;
	uint64_t pbp_dhi                      : 13; /**< Field when in [PBP] is set to be used in
                                                         calculating a DPTR. */
	uint64_t d_nsr                        : 1;  /**< Enables '1' NoSnoop for reading of
                                                         gather data. */
	uint64_t d_esr                        : 2;  /**< The Endian-Swap-Mode for reading of
                                                         gather data. */
	uint64_t d_ror                        : 1;  /**< Enables '1' Relaxed Ordering for reading of
                                                         gather data. */
	uint64_t use_csr                      : 1;  /**< When set '1' the csr value will be used for
                                                         ROR, ESR, and NSR. When clear '0' the value in
                                                         DPTR will be used. In turn the bits not used for
                                                         ROR, ESR, and NSR, will be used for bits [63:60]
                                                         of the address used to fetch packet data. */
	uint64_t nsr                          : 1;  /**< Enables '1' NoSnoop for reading of
                                                         gather list and gather instruction. */
	uint64_t esr                          : 2;  /**< The Endian-Swap-Mode for reading of
                                                         gather list and gather instruction. */
	uint64_t ror                          : 1;  /**< Enables '1' Relaxed Ordering for reading of
                                                         gather list and gather instruction. */
#else
	uint64_t ror                          : 1;
	uint64_t esr                          : 2;
	uint64_t nsr                          : 1;
	uint64_t use_csr                      : 1;
	uint64_t d_ror                        : 1;
	uint64_t d_esr                        : 2;
	uint64_t d_nsr                        : 1;
	uint64_t pbp_dhi                      : 13;
	uint64_t reserved_22_63               : 42;
#endif
	} cn30xx;
	struct cvmx_npi_input_control_cn30xx  cn31xx;
	struct cvmx_npi_input_control_s       cn38xx;
	struct cvmx_npi_input_control_cn30xx  cn38xxp2;
	struct cvmx_npi_input_control_s       cn50xx;
	struct cvmx_npi_input_control_s       cn58xx;
	struct cvmx_npi_input_control_s       cn58xxp1;
};
typedef union cvmx_npi_input_control cvmx_npi_input_control_t;

/**
 * cvmx_npi_int_enb
 *
 * NPI_INTERRUPT_ENB = NPI's Interrupt Enable Register
 *
 * Used to enable the various interrupting conditions of NPI
 */
union cvmx_npi_int_enb
{
	uint64_t u64;
	struct cvmx_npi_int_enb_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_62_63               : 2;
	uint64_t q1_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q1_A_F] to generate an
                                                         interrupt. */
	uint64_t q1_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q1_S_E] to generate an
                                                         interrupt. */
	uint64_t pdf_p_f                      : 1;  /**< Enables NPI_INT_SUM[PDF_P_F] to generate an
                                                         interrupt. */
	uint64_t pdf_p_e                      : 1;  /**< Enables NPI_INT_SUM[PDF_P_E] to generate an
                                                         interrupt. */
	uint64_t pcf_p_f                      : 1;  /**< Enables NPI_INT_SUM[PCF_P_F] to generate an
                                                         interrupt. */
	uint64_t pcf_p_e                      : 1;  /**< Enables NPI_INT_SUM[PCF_P_E] to generate an
                                                         interrupt. */
	uint64_t rdx_s_e                      : 1;  /**< Enables NPI_INT_SUM[RDX_S_E] to generate an
                                                         interrupt. */
	uint64_t rwx_s_e                      : 1;  /**< Enables NPI_INT_SUM[RWX_S_E] to generate an
                                                         interrupt. */
	uint64_t pnc_a_f                      : 1;  /**< Enables NPI_INT_SUM[PNC_A_F] to generate an
                                                         interrupt. */
	uint64_t pnc_s_e                      : 1;  /**< Enables NPI_INT_SUM[PNC_S_E] to generate an
                                                         interrupt. */
	uint64_t com_a_f                      : 1;  /**< Enables NPI_INT_SUM[COM_A_F] to generate an
                                                         interrupt. */
	uint64_t com_s_e                      : 1;  /**< Enables NPI_INT_SUM[COM_S_E] to generate an
                                                         interrupt. */
	uint64_t q3_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q3_A_F] to generate an
                                                         interrupt. */
	uint64_t q3_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q3_S_E] to generate an
                                                         interrupt. */
	uint64_t q2_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q2_A_F] to generate an
                                                         interrupt. */
	uint64_t q2_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q2_S_E] to generate an
                                                         interrupt. */
	uint64_t pcr_a_f                      : 1;  /**< Enables NPI_INT_SUM[PCR_A_F] to generate an
                                                         interrupt. */
	uint64_t pcr_s_e                      : 1;  /**< Enables NPI_INT_SUM[PCR_S_E] to generate an
                                                         interrupt. */
	uint64_t fcr_a_f                      : 1;  /**< Enables NPI_INT_SUM[FCR_A_F] to generate an
                                                         interrupt. */
	uint64_t fcr_s_e                      : 1;  /**< Enables NPI_INT_SUM[FCR_S_E] to generate an
                                                         interrupt. */
	uint64_t iobdma                       : 1;  /**< Enables NPI_INT_SUM[IOBDMA] to generate an
                                                         interrupt. */
	uint64_t p_dperr                      : 1;  /**< Enables NPI_INT_SUM[P_DPERR] to generate an
                                                         interrupt. */
	uint64_t win_rto                      : 1;  /**< Enables NPI_INT_SUM[WIN_RTO] to generate an
                                                         interrupt. */
	uint64_t i3_pperr                     : 1;  /**< Enables NPI_INT_SUM[I3_PPERR] to generate an
                                                         interrupt. */
	uint64_t i2_pperr                     : 1;  /**< Enables NPI_INT_SUM[I2_PPERR] to generate an
                                                         interrupt. */
	uint64_t i1_pperr                     : 1;  /**< Enables NPI_INT_SUM[I1_PPERR] to generate an
                                                         interrupt. */
	uint64_t i0_pperr                     : 1;  /**< Enables NPI_INT_SUM[I0_PPERR] to generate an
                                                         interrupt. */
	uint64_t p3_ptout                     : 1;  /**< Enables NPI_INT_SUM[P3_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p2_ptout                     : 1;  /**< Enables NPI_INT_SUM[P2_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p1_ptout                     : 1;  /**< Enables NPI_INT_SUM[P1_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p0_ptout                     : 1;  /**< Enables NPI_INT_SUM[P0_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p3_pperr                     : 1;  /**< Enables NPI_INT_SUM[P3_PPERR] to generate an
                                                         interrupt. */
	uint64_t p2_pperr                     : 1;  /**< Enables NPI_INT_SUM[P2_PPERR] to generate an
                                                         interrupt. */
	uint64_t p1_pperr                     : 1;  /**< Enables NPI_INT_SUM[P1_PPERR] to generate an
                                                         interrupt. */
	uint64_t p0_pperr                     : 1;  /**< Enables NPI_INT_SUM[P0_PPERR] to generate an
                                                         interrupt. */
	uint64_t g3_rtout                     : 1;  /**< Enables NPI_INT_SUM[G3_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g2_rtout                     : 1;  /**< Enables NPI_INT_SUM[G2_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g1_rtout                     : 1;  /**< Enables NPI_INT_SUM[G1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g0_rtout                     : 1;  /**< Enables NPI_INT_SUM[G0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p3_perr                      : 1;  /**< Enables NPI_INT_SUM[P3_PERR] to generate an
                                                         interrupt. */
	uint64_t p2_perr                      : 1;  /**< Enables NPI_INT_SUM[P2_PERR] to generate an
                                                         interrupt. */
	uint64_t p1_perr                      : 1;  /**< Enables NPI_INT_SUM[P1_PERR] to generate an
                                                         interrupt. */
	uint64_t p0_perr                      : 1;  /**< Enables NPI_INT_SUM[P0_PERR] to generate an
                                                         interrupt. */
	uint64_t p3_rtout                     : 1;  /**< Enables NPI_INT_SUM[P3_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p2_rtout                     : 1;  /**< Enables NPI_INT_SUM[P2_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p1_rtout                     : 1;  /**< Enables NPI_INT_SUM[P1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p0_rtout                     : 1;  /**< Enables NPI_INT_SUM[P0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i3_overf                     : 1;  /**< Enables NPI_INT_SUM[I3_OVERF] to generate an
                                                         interrupt. */
	uint64_t i2_overf                     : 1;  /**< Enables NPI_INT_SUM[I2_OVERF] to generate an
                                                         interrupt. */
	uint64_t i1_overf                     : 1;  /**< Enables NPI_INT_SUM[I1_OVERF] to generate an
                                                         interrupt. */
	uint64_t i0_overf                     : 1;  /**< Enables NPI_INT_SUM[I0_OVERF] to generate an
                                                         interrupt. */
	uint64_t i3_rtout                     : 1;  /**< Enables NPI_INT_SUM[I3_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i2_rtout                     : 1;  /**< Enables NPI_INT_SUM[I2_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i1_rtout                     : 1;  /**< Enables NPI_INT_SUM[I1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i0_rtout                     : 1;  /**< Enables NPI_INT_SUM[I0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t po3_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO3_2SML] to generate an
                                                         interrupt. */
	uint64_t po2_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO2_2SML] to generate an
                                                         interrupt. */
	uint64_t po1_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO1_2SML] to generate an
                                                         interrupt. */
	uint64_t po0_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO0_2SML] to generate an
                                                         interrupt. */
	uint64_t pci_rsl                      : 1;  /**< Enables NPI_INT_SUM[PCI_RSL] to generate an
                                                         interrupt. */
	uint64_t rml_wto                      : 1;  /**< Enables NPI_INT_SUM[RML_WTO] to generate an
                                                         interrupt. */
	uint64_t rml_rto                      : 1;  /**< Enables NPI_INT_SUM[RML_RTO] to generate an
                                                         interrupt. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t po1_2sml                     : 1;
	uint64_t po2_2sml                     : 1;
	uint64_t po3_2sml                     : 1;
	uint64_t i0_rtout                     : 1;
	uint64_t i1_rtout                     : 1;
	uint64_t i2_rtout                     : 1;
	uint64_t i3_rtout                     : 1;
	uint64_t i0_overf                     : 1;
	uint64_t i1_overf                     : 1;
	uint64_t i2_overf                     : 1;
	uint64_t i3_overf                     : 1;
	uint64_t p0_rtout                     : 1;
	uint64_t p1_rtout                     : 1;
	uint64_t p2_rtout                     : 1;
	uint64_t p3_rtout                     : 1;
	uint64_t p0_perr                      : 1;
	uint64_t p1_perr                      : 1;
	uint64_t p2_perr                      : 1;
	uint64_t p3_perr                      : 1;
	uint64_t g0_rtout                     : 1;
	uint64_t g1_rtout                     : 1;
	uint64_t g2_rtout                     : 1;
	uint64_t g3_rtout                     : 1;
	uint64_t p0_pperr                     : 1;
	uint64_t p1_pperr                     : 1;
	uint64_t p2_pperr                     : 1;
	uint64_t p3_pperr                     : 1;
	uint64_t p0_ptout                     : 1;
	uint64_t p1_ptout                     : 1;
	uint64_t p2_ptout                     : 1;
	uint64_t p3_ptout                     : 1;
	uint64_t i0_pperr                     : 1;
	uint64_t i1_pperr                     : 1;
	uint64_t i2_pperr                     : 1;
	uint64_t i3_pperr                     : 1;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t fcr_s_e                      : 1;
	uint64_t fcr_a_f                      : 1;
	uint64_t pcr_s_e                      : 1;
	uint64_t pcr_a_f                      : 1;
	uint64_t q2_s_e                       : 1;
	uint64_t q2_a_f                       : 1;
	uint64_t q3_s_e                       : 1;
	uint64_t q3_a_f                       : 1;
	uint64_t com_s_e                      : 1;
	uint64_t com_a_f                      : 1;
	uint64_t pnc_s_e                      : 1;
	uint64_t pnc_a_f                      : 1;
	uint64_t rwx_s_e                      : 1;
	uint64_t rdx_s_e                      : 1;
	uint64_t pcf_p_e                      : 1;
	uint64_t pcf_p_f                      : 1;
	uint64_t pdf_p_e                      : 1;
	uint64_t pdf_p_f                      : 1;
	uint64_t q1_s_e                       : 1;
	uint64_t q1_a_f                       : 1;
	uint64_t reserved_62_63               : 2;
#endif
	} s;
	struct cvmx_npi_int_enb_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_62_63               : 2;
	uint64_t q1_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q1_A_F] to generate an
                                                         interrupt. */
	uint64_t q1_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q1_S_E] to generate an
                                                         interrupt. */
	uint64_t pdf_p_f                      : 1;  /**< Enables NPI_INT_SUM[PDF_P_F] to generate an
                                                         interrupt. */
	uint64_t pdf_p_e                      : 1;  /**< Enables NPI_INT_SUM[PDF_P_E] to generate an
                                                         interrupt. */
	uint64_t pcf_p_f                      : 1;  /**< Enables NPI_INT_SUM[PCF_P_F] to generate an
                                                         interrupt. */
	uint64_t pcf_p_e                      : 1;  /**< Enables NPI_INT_SUM[PCF_P_E] to generate an
                                                         interrupt. */
	uint64_t rdx_s_e                      : 1;  /**< Enables NPI_INT_SUM[RDX_S_E] to generate an
                                                         interrupt. */
	uint64_t rwx_s_e                      : 1;  /**< Enables NPI_INT_SUM[RWX_S_E] to generate an
                                                         interrupt. */
	uint64_t pnc_a_f                      : 1;  /**< Enables NPI_INT_SUM[PNC_A_F] to generate an
                                                         interrupt. */
	uint64_t pnc_s_e                      : 1;  /**< Enables NPI_INT_SUM[PNC_S_E] to generate an
                                                         interrupt. */
	uint64_t com_a_f                      : 1;  /**< Enables NPI_INT_SUM[COM_A_F] to generate an
                                                         interrupt. */
	uint64_t com_s_e                      : 1;  /**< Enables NPI_INT_SUM[COM_S_E] to generate an
                                                         interrupt. */
	uint64_t q3_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q3_A_F] to generate an
                                                         interrupt. */
	uint64_t q3_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q3_S_E] to generate an
                                                         interrupt. */
	uint64_t q2_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q2_A_F] to generate an
                                                         interrupt. */
	uint64_t q2_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q2_S_E] to generate an
                                                         interrupt. */
	uint64_t pcr_a_f                      : 1;  /**< Enables NPI_INT_SUM[PCR_A_F] to generate an
                                                         interrupt. */
	uint64_t pcr_s_e                      : 1;  /**< Enables NPI_INT_SUM[PCR_S_E] to generate an
                                                         interrupt. */
	uint64_t fcr_a_f                      : 1;  /**< Enables NPI_INT_SUM[FCR_A_F] to generate an
                                                         interrupt. */
	uint64_t fcr_s_e                      : 1;  /**< Enables NPI_INT_SUM[FCR_S_E] to generate an
                                                         interrupt. */
	uint64_t iobdma                       : 1;  /**< Enables NPI_INT_SUM[IOBDMA] to generate an
                                                         interrupt. */
	uint64_t p_dperr                      : 1;  /**< Enables NPI_INT_SUM[P_DPERR] to generate an
                                                         interrupt. */
	uint64_t win_rto                      : 1;  /**< Enables NPI_INT_SUM[WIN_RTO] to generate an
                                                         interrupt. */
	uint64_t reserved_36_38               : 3;
	uint64_t i0_pperr                     : 1;  /**< Enables NPI_INT_SUM[I0_PPERR] to generate an
                                                         interrupt. */
	uint64_t reserved_32_34               : 3;
	uint64_t p0_ptout                     : 1;  /**< Enables NPI_INT_SUM[P0_PTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_28_30               : 3;
	uint64_t p0_pperr                     : 1;  /**< Enables NPI_INT_SUM[P0_PPERR] to generate an
                                                         interrupt. */
	uint64_t reserved_24_26               : 3;
	uint64_t g0_rtout                     : 1;  /**< Enables NPI_INT_SUM[G0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_20_22               : 3;
	uint64_t p0_perr                      : 1;  /**< Enables NPI_INT_SUM[P0_PERR] to generate an
                                                         interrupt. */
	uint64_t reserved_16_18               : 3;
	uint64_t p0_rtout                     : 1;  /**< Enables NPI_INT_SUM[P0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_12_14               : 3;
	uint64_t i0_overf                     : 1;  /**< Enables NPI_INT_SUM[I0_OVERF] to generate an
                                                         interrupt. */
	uint64_t reserved_8_10                : 3;
	uint64_t i0_rtout                     : 1;  /**< Enables NPI_INT_SUM[I0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_4_6                 : 3;
	uint64_t po0_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO0_2SML] to generate an
                                                         interrupt. */
	uint64_t pci_rsl                      : 1;  /**< Enables NPI_INT_SUM[PCI_RSL] to generate an
                                                         interrupt. */
	uint64_t rml_wto                      : 1;  /**< Enables NPI_INT_SUM[RML_WTO] to generate an
                                                         interrupt. */
	uint64_t rml_rto                      : 1;  /**< Enables NPI_INT_SUM[RML_RTO] to generate an
                                                         interrupt. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t reserved_4_6                 : 3;
	uint64_t i0_rtout                     : 1;
	uint64_t reserved_8_10                : 3;
	uint64_t i0_overf                     : 1;
	uint64_t reserved_12_14               : 3;
	uint64_t p0_rtout                     : 1;
	uint64_t reserved_16_18               : 3;
	uint64_t p0_perr                      : 1;
	uint64_t reserved_20_22               : 3;
	uint64_t g0_rtout                     : 1;
	uint64_t reserved_24_26               : 3;
	uint64_t p0_pperr                     : 1;
	uint64_t reserved_28_30               : 3;
	uint64_t p0_ptout                     : 1;
	uint64_t reserved_32_34               : 3;
	uint64_t i0_pperr                     : 1;
	uint64_t reserved_36_38               : 3;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t fcr_s_e                      : 1;
	uint64_t fcr_a_f                      : 1;
	uint64_t pcr_s_e                      : 1;
	uint64_t pcr_a_f                      : 1;
	uint64_t q2_s_e                       : 1;
	uint64_t q2_a_f                       : 1;
	uint64_t q3_s_e                       : 1;
	uint64_t q3_a_f                       : 1;
	uint64_t com_s_e                      : 1;
	uint64_t com_a_f                      : 1;
	uint64_t pnc_s_e                      : 1;
	uint64_t pnc_a_f                      : 1;
	uint64_t rwx_s_e                      : 1;
	uint64_t rdx_s_e                      : 1;
	uint64_t pcf_p_e                      : 1;
	uint64_t pcf_p_f                      : 1;
	uint64_t pdf_p_e                      : 1;
	uint64_t pdf_p_f                      : 1;
	uint64_t q1_s_e                       : 1;
	uint64_t q1_a_f                       : 1;
	uint64_t reserved_62_63               : 2;
#endif
	} cn30xx;
	struct cvmx_npi_int_enb_cn31xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_62_63               : 2;
	uint64_t q1_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q1_A_F] to generate an
                                                         interrupt. */
	uint64_t q1_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q1_S_E] to generate an
                                                         interrupt. */
	uint64_t pdf_p_f                      : 1;  /**< Enables NPI_INT_SUM[PDF_P_F] to generate an
                                                         interrupt. */
	uint64_t pdf_p_e                      : 1;  /**< Enables NPI_INT_SUM[PDF_P_E] to generate an
                                                         interrupt. */
	uint64_t pcf_p_f                      : 1;  /**< Enables NPI_INT_SUM[PCF_P_F] to generate an
                                                         interrupt. */
	uint64_t pcf_p_e                      : 1;  /**< Enables NPI_INT_SUM[PCF_P_E] to generate an
                                                         interrupt. */
	uint64_t rdx_s_e                      : 1;  /**< Enables NPI_INT_SUM[RDX_S_E] to generate an
                                                         interrupt. */
	uint64_t rwx_s_e                      : 1;  /**< Enables NPI_INT_SUM[RWX_S_E] to generate an
                                                         interrupt. */
	uint64_t pnc_a_f                      : 1;  /**< Enables NPI_INT_SUM[PNC_A_F] to generate an
                                                         interrupt. */
	uint64_t pnc_s_e                      : 1;  /**< Enables NPI_INT_SUM[PNC_S_E] to generate an
                                                         interrupt. */
	uint64_t com_a_f                      : 1;  /**< Enables NPI_INT_SUM[COM_A_F] to generate an
                                                         interrupt. */
	uint64_t com_s_e                      : 1;  /**< Enables NPI_INT_SUM[COM_S_E] to generate an
                                                         interrupt. */
	uint64_t q3_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q3_A_F] to generate an
                                                         interrupt. */
	uint64_t q3_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q3_S_E] to generate an
                                                         interrupt. */
	uint64_t q2_a_f                       : 1;  /**< Enables NPI_INT_SUM[Q2_A_F] to generate an
                                                         interrupt. */
	uint64_t q2_s_e                       : 1;  /**< Enables NPI_INT_SUM[Q2_S_E] to generate an
                                                         interrupt. */
	uint64_t pcr_a_f                      : 1;  /**< Enables NPI_INT_SUM[PCR_A_F] to generate an
                                                         interrupt. */
	uint64_t pcr_s_e                      : 1;  /**< Enables NPI_INT_SUM[PCR_S_E] to generate an
                                                         interrupt. */
	uint64_t fcr_a_f                      : 1;  /**< Enables NPI_INT_SUM[FCR_A_F] to generate an
                                                         interrupt. */
	uint64_t fcr_s_e                      : 1;  /**< Enables NPI_INT_SUM[FCR_S_E] to generate an
                                                         interrupt. */
	uint64_t iobdma                       : 1;  /**< Enables NPI_INT_SUM[IOBDMA] to generate an
                                                         interrupt. */
	uint64_t p_dperr                      : 1;  /**< Enables NPI_INT_SUM[P_DPERR] to generate an
                                                         interrupt. */
	uint64_t win_rto                      : 1;  /**< Enables NPI_INT_SUM[WIN_RTO] to generate an
                                                         interrupt. */
	uint64_t reserved_37_38               : 2;
	uint64_t i1_pperr                     : 1;  /**< Enables NPI_INT_SUM[I1_PPERR] to generate an
                                                         interrupt. */
	uint64_t i0_pperr                     : 1;  /**< Enables NPI_INT_SUM[I0_PPERR] to generate an
                                                         interrupt. */
	uint64_t reserved_33_34               : 2;
	uint64_t p1_ptout                     : 1;  /**< Enables NPI_INT_SUM[P1_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p0_ptout                     : 1;  /**< Enables NPI_INT_SUM[P0_PTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_29_30               : 2;
	uint64_t p1_pperr                     : 1;  /**< Enables NPI_INT_SUM[P1_PPERR] to generate an
                                                         interrupt. */
	uint64_t p0_pperr                     : 1;  /**< Enables NPI_INT_SUM[P0_PPERR] to generate an
                                                         interrupt. */
	uint64_t reserved_25_26               : 2;
	uint64_t g1_rtout                     : 1;  /**< Enables NPI_INT_SUM[G1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g0_rtout                     : 1;  /**< Enables NPI_INT_SUM[G0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_21_22               : 2;
	uint64_t p1_perr                      : 1;  /**< Enables NPI_INT_SUM[P1_PERR] to generate an
                                                         interrupt. */
	uint64_t p0_perr                      : 1;  /**< Enables NPI_INT_SUM[P0_PERR] to generate an
                                                         interrupt. */
	uint64_t reserved_17_18               : 2;
	uint64_t p1_rtout                     : 1;  /**< Enables NPI_INT_SUM[P1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p0_rtout                     : 1;  /**< Enables NPI_INT_SUM[P0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_13_14               : 2;
	uint64_t i1_overf                     : 1;  /**< Enables NPI_INT_SUM[I1_OVERF] to generate an
                                                         interrupt. */
	uint64_t i0_overf                     : 1;  /**< Enables NPI_INT_SUM[I0_OVERF] to generate an
                                                         interrupt. */
	uint64_t reserved_9_10                : 2;
	uint64_t i1_rtout                     : 1;  /**< Enables NPI_INT_SUM[I1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i0_rtout                     : 1;  /**< Enables NPI_INT_SUM[I0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t reserved_5_6                 : 2;
	uint64_t po1_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO1_2SML] to generate an
                                                         interrupt. */
	uint64_t po0_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO0_2SML] to generate an
                                                         interrupt. */
	uint64_t pci_rsl                      : 1;  /**< Enables NPI_INT_SUM[PCI_RSL] to generate an
                                                         interrupt. */
	uint64_t rml_wto                      : 1;  /**< Enables NPI_INT_SUM[RML_WTO] to generate an
                                                         interrupt. */
	uint64_t rml_rto                      : 1;  /**< Enables NPI_INT_SUM[RML_RTO] to generate an
                                                         interrupt. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t po1_2sml                     : 1;
	uint64_t reserved_5_6                 : 2;
	uint64_t i0_rtout                     : 1;
	uint64_t i1_rtout                     : 1;
	uint64_t reserved_9_10                : 2;
	uint64_t i0_overf                     : 1;
	uint64_t i1_overf                     : 1;
	uint64_t reserved_13_14               : 2;
	uint64_t p0_rtout                     : 1;
	uint64_t p1_rtout                     : 1;
	uint64_t reserved_17_18               : 2;
	uint64_t p0_perr                      : 1;
	uint64_t p1_perr                      : 1;
	uint64_t reserved_21_22               : 2;
	uint64_t g0_rtout                     : 1;
	uint64_t g1_rtout                     : 1;
	uint64_t reserved_25_26               : 2;
	uint64_t p0_pperr                     : 1;
	uint64_t p1_pperr                     : 1;
	uint64_t reserved_29_30               : 2;
	uint64_t p0_ptout                     : 1;
	uint64_t p1_ptout                     : 1;
	uint64_t reserved_33_34               : 2;
	uint64_t i0_pperr                     : 1;
	uint64_t i1_pperr                     : 1;
	uint64_t reserved_37_38               : 2;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t fcr_s_e                      : 1;
	uint64_t fcr_a_f                      : 1;
	uint64_t pcr_s_e                      : 1;
	uint64_t pcr_a_f                      : 1;
	uint64_t q2_s_e                       : 1;
	uint64_t q2_a_f                       : 1;
	uint64_t q3_s_e                       : 1;
	uint64_t q3_a_f                       : 1;
	uint64_t com_s_e                      : 1;
	uint64_t com_a_f                      : 1;
	uint64_t pnc_s_e                      : 1;
	uint64_t pnc_a_f                      : 1;
	uint64_t rwx_s_e                      : 1;
	uint64_t rdx_s_e                      : 1;
	uint64_t pcf_p_e                      : 1;
	uint64_t pcf_p_f                      : 1;
	uint64_t pdf_p_e                      : 1;
	uint64_t pdf_p_f                      : 1;
	uint64_t q1_s_e                       : 1;
	uint64_t q1_a_f                       : 1;
	uint64_t reserved_62_63               : 2;
#endif
	} cn31xx;
	struct cvmx_npi_int_enb_s             cn38xx;
	struct cvmx_npi_int_enb_cn38xxp2
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_42_63               : 22;
	uint64_t iobdma                       : 1;  /**< Enables NPI_INT_SUM[IOBDMA] to generate an
                                                         interrupt. */
	uint64_t p_dperr                      : 1;  /**< Enables NPI_INT_SUM[P_DPERR] to generate an
                                                         interrupt. */
	uint64_t win_rto                      : 1;  /**< Enables NPI_INT_SUM[WIN_RTO] to generate an
                                                         interrupt. */
	uint64_t i3_pperr                     : 1;  /**< Enables NPI_INT_SUM[I3_PPERR] to generate an
                                                         interrupt. */
	uint64_t i2_pperr                     : 1;  /**< Enables NPI_INT_SUM[I2_PPERR] to generate an
                                                         interrupt. */
	uint64_t i1_pperr                     : 1;  /**< Enables NPI_INT_SUM[I1_PPERR] to generate an
                                                         interrupt. */
	uint64_t i0_pperr                     : 1;  /**< Enables NPI_INT_SUM[I0_PPERR] to generate an
                                                         interrupt. */
	uint64_t p3_ptout                     : 1;  /**< Enables NPI_INT_SUM[P3_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p2_ptout                     : 1;  /**< Enables NPI_INT_SUM[P2_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p1_ptout                     : 1;  /**< Enables NPI_INT_SUM[P1_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p0_ptout                     : 1;  /**< Enables NPI_INT_SUM[P0_PTOUT] to generate an
                                                         interrupt. */
	uint64_t p3_pperr                     : 1;  /**< Enables NPI_INT_SUM[P3_PPERR] to generate an
                                                         interrupt. */
	uint64_t p2_pperr                     : 1;  /**< Enables NPI_INT_SUM[P2_PPERR] to generate an
                                                         interrupt. */
	uint64_t p1_pperr                     : 1;  /**< Enables NPI_INT_SUM[P1_PPERR] to generate an
                                                         interrupt. */
	uint64_t p0_pperr                     : 1;  /**< Enables NPI_INT_SUM[P0_PPERR] to generate an
                                                         interrupt. */
	uint64_t g3_rtout                     : 1;  /**< Enables NPI_INT_SUM[G3_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g2_rtout                     : 1;  /**< Enables NPI_INT_SUM[G2_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g1_rtout                     : 1;  /**< Enables NPI_INT_SUM[G1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t g0_rtout                     : 1;  /**< Enables NPI_INT_SUM[G0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p3_perr                      : 1;  /**< Enables NPI_INT_SUM[P3_PERR] to generate an
                                                         interrupt. */
	uint64_t p2_perr                      : 1;  /**< Enables NPI_INT_SUM[P2_PERR] to generate an
                                                         interrupt. */
	uint64_t p1_perr                      : 1;  /**< Enables NPI_INT_SUM[P1_PERR] to generate an
                                                         interrupt. */
	uint64_t p0_perr                      : 1;  /**< Enables NPI_INT_SUM[P0_PERR] to generate an
                                                         interrupt. */
	uint64_t p3_rtout                     : 1;  /**< Enables NPI_INT_SUM[P3_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p2_rtout                     : 1;  /**< Enables NPI_INT_SUM[P2_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p1_rtout                     : 1;  /**< Enables NPI_INT_SUM[P1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t p0_rtout                     : 1;  /**< Enables NPI_INT_SUM[P0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i3_overf                     : 1;  /**< Enables NPI_INT_SUM[I3_OVERF] to generate an
                                                         interrupt. */
	uint64_t i2_overf                     : 1;  /**< Enables NPI_INT_SUM[I2_OVERF] to generate an
                                                         interrupt. */
	uint64_t i1_overf                     : 1;  /**< Enables NPI_INT_SUM[I1_OVERF] to generate an
                                                         interrupt. */
	uint64_t i0_overf                     : 1;  /**< Enables NPI_INT_SUM[I0_OVERF] to generate an
                                                         interrupt. */
	uint64_t i3_rtout                     : 1;  /**< Enables NPI_INT_SUM[I3_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i2_rtout                     : 1;  /**< Enables NPI_INT_SUM[I2_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i1_rtout                     : 1;  /**< Enables NPI_INT_SUM[I1_RTOUT] to generate an
                                                         interrupt. */
	uint64_t i0_rtout                     : 1;  /**< Enables NPI_INT_SUM[I0_RTOUT] to generate an
                                                         interrupt. */
	uint64_t po3_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO3_2SML] to generate an
                                                         interrupt. */
	uint64_t po2_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO2_2SML] to generate an
                                                         interrupt. */
	uint64_t po1_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO1_2SML] to generate an
                                                         interrupt. */
	uint64_t po0_2sml                     : 1;  /**< Enables NPI_INT_SUM[PO0_2SML] to generate an
                                                         interrupt. */
	uint64_t pci_rsl                      : 1;  /**< Enables NPI_INT_SUM[PCI_RSL] to generate an
                                                         interrupt. */
	uint64_t rml_wto                      : 1;  /**< Enables NPI_INT_SUM[RML_WTO] to generate an
                                                         interrupt. */
	uint64_t rml_rto                      : 1;  /**< Enables NPI_INT_SUM[RML_RTO] to generate an
                                                         interrupt. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t po1_2sml                     : 1;
	uint64_t po2_2sml                     : 1;
	uint64_t po3_2sml                     : 1;
	uint64_t i0_rtout                     : 1;
	uint64_t i1_rtout                     : 1;
	uint64_t i2_rtout                     : 1;
	uint64_t i3_rtout                     : 1;
	uint64_t i0_overf                     : 1;
	uint64_t i1_overf                     : 1;
	uint64_t i2_overf                     : 1;
	uint64_t i3_overf                     : 1;
	uint64_t p0_rtout                     : 1;
	uint64_t p1_rtout                     : 1;
	uint64_t p2_rtout                     : 1;
	uint64_t p3_rtout                     : 1;
	uint64_t p0_perr                      : 1;
	uint64_t p1_perr                      : 1;
	uint64_t p2_perr                      : 1;
	uint64_t p3_perr                      : 1;
	uint64_t g0_rtout                     : 1;
	uint64_t g1_rtout                     : 1;
	uint64_t g2_rtout                     : 1;
	uint64_t g3_rtout                     : 1;
	uint64_t p0_pperr                     : 1;
	uint64_t p1_pperr                     : 1;
	uint64_t p2_pperr                     : 1;
	uint64_t p3_pperr                     : 1;
	uint64_t p0_ptout                     : 1;
	uint64_t p1_ptout                     : 1;
	uint64_t p2_ptout                     : 1;
	uint64_t p3_ptout                     : 1;
	uint64_t i0_pperr                     : 1;
	uint64_t i1_pperr                     : 1;
	uint64_t i2_pperr                     : 1;
	uint64_t i3_pperr                     : 1;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t reserved_42_63               : 22;
#endif
	} cn38xxp2;
	struct cvmx_npi_int_enb_cn31xx        cn50xx;
	struct cvmx_npi_int_enb_s             cn58xx;
	struct cvmx_npi_int_enb_s             cn58xxp1;
};
typedef union cvmx_npi_int_enb cvmx_npi_int_enb_t;

/**
 * cvmx_npi_int_sum
 *
 * NPI_INTERRUPT_SUM = NPI Interrupt Summary Register
 *
 * Set when an interrupt condition occurs, write '1' to clear.
 */
union cvmx_npi_int_sum
{
	uint64_t u64;
	struct cvmx_npi_int_sum_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_62_63               : 2;
	uint64_t q1_a_f                       : 1;  /**< Attempted to add when Queue-1 FIFO is full.
                                                         PASS3 Field. */
	uint64_t q1_s_e                       : 1;  /**< Attempted to subtract when Queue-1 FIFO is empty.
                                                         PASS3 Field. */
	uint64_t pdf_p_f                      : 1;  /**< Attempted to push a full PCN-DATA-FIFO.
                                                         PASS3 Field. */
	uint64_t pdf_p_e                      : 1;  /**< Attempted to pop an empty PCN-DATA-FIFO.
                                                         PASS3 Field. */
	uint64_t pcf_p_f                      : 1;  /**< Attempted to push a full PCN-CNT-FIFO.
                                                         PASS3 Field. */
	uint64_t pcf_p_e                      : 1;  /**< Attempted to pop an empty PCN-CNT-FIFO.
                                                         PASS3 Field. */
	uint64_t rdx_s_e                      : 1;  /**< Attempted to subtract when DPI-XFR-Wait count is 0.
                                                         PASS3 Field. */
	uint64_t rwx_s_e                      : 1;  /**< Attempted to subtract when RDN-XFR-Wait count is 0.
                                                         PASS3 Field. */
	uint64_t pnc_a_f                      : 1;  /**< Attempted to add when PNI-NPI Credits are max.
                                                         PASS3 Field. */
	uint64_t pnc_s_e                      : 1;  /**< Attempted to subtract when PNI-NPI Credits are 0.
                                                         PASS3 Field. */
	uint64_t com_a_f                      : 1;  /**< Attempted to add when PCN-Commit Counter is max.
                                                         PASS3 Field. */
	uint64_t com_s_e                      : 1;  /**< Attempted to subtract when PCN-Commit Counter is 0.
                                                         PASS3 Field. */
	uint64_t q3_a_f                       : 1;  /**< Attempted to add when Queue-3 FIFO is full.
                                                         PASS3 Field. */
	uint64_t q3_s_e                       : 1;  /**< Attempted to subtract when Queue-3 FIFO is empty.
                                                         PASS3 Field. */
	uint64_t q2_a_f                       : 1;  /**< Attempted to add when Queue-2 FIFO is full.
                                                         PASS3 Field. */
	uint64_t q2_s_e                       : 1;  /**< Attempted to subtract when Queue-2 FIFO is empty.
                                                         PASS3 Field. */
	uint64_t pcr_a_f                      : 1;  /**< Attempted to add when POW Credits is full.
                                                         PASS3 Field. */
	uint64_t pcr_s_e                      : 1;  /**< Attempted to subtract when POW Credits is empty.
                                                         PASS3 Field. */
	uint64_t fcr_a_f                      : 1;  /**< Attempted to add when FPA Credits is full.
                                                         PASS3 Field. */
	uint64_t fcr_s_e                      : 1;  /**< Attempted to subtract when FPA Credits is empty.
                                                         PASS3 Field. */
	uint64_t iobdma                       : 1;  /**< Requested IOBDMA read size exceeded 128 words. */
	uint64_t p_dperr                      : 1;  /**< If a parity error occured on data written to L2C
                                                         from the PCI this bit may be set. */
	uint64_t win_rto                      : 1;  /**< Windowed Load Timed Out. */
	uint64_t i3_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i2_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i1_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i0_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t p3_ptout                     : 1;  /**< Port-3 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p2_ptout                     : 1;  /**< Port-2 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p1_ptout                     : 1;  /**< Port-1 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p0_ptout                     : 1;  /**< Port-0 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p3_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p2_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p1_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p0_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t g3_rtout                     : 1;  /**< Port-3 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g2_rtout                     : 1;  /**< Port-2 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t p3_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p2_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p1_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p0_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p3_rtout                     : 1;  /**< Port-3 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p2_rtout                     : 1;  /**< Port-2 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t i3_overf                     : 1;  /**< Port-3 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i2_overf                     : 1;  /**< Port-2 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i1_overf                     : 1;  /**< Port-1 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i0_overf                     : 1;  /**< Port-0 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i3_rtout                     : 1;  /**< Port-3 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i2_rtout                     : 1;  /**< Port-2 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t po3_2sml                     : 1;  /**< The packet being sent out on Port3 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT3[ISIZE] field. */
	uint64_t po2_2sml                     : 1;  /**< The packet being sent out on Port2 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT2[ISIZE] field. */
	uint64_t po1_2sml                     : 1;  /**< The packet being sent out on Port1 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT1[ISIZE] field. */
	uint64_t po0_2sml                     : 1;  /**< The packet being sent out on Port0 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT0[ISIZE] field. */
	uint64_t pci_rsl                      : 1;  /**< This '1' when a bit in PCI_INT_SUM2 is SET and the
                                                         corresponding bit in the PCI_INT_ENB2 is SET. */
	uint64_t rml_wto                      : 1;  /**< Set '1' when the RML does not receive a commit
                                                         back from a RSL after sending a write command to
                                                         a RSL. */
	uint64_t rml_rto                      : 1;  /**< Set '1' when the RML does not receive read data
                                                         back from a RSL after sending a read command to
                                                         a RSL. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t po1_2sml                     : 1;
	uint64_t po2_2sml                     : 1;
	uint64_t po3_2sml                     : 1;
	uint64_t i0_rtout                     : 1;
	uint64_t i1_rtout                     : 1;
	uint64_t i2_rtout                     : 1;
	uint64_t i3_rtout                     : 1;
	uint64_t i0_overf                     : 1;
	uint64_t i1_overf                     : 1;
	uint64_t i2_overf                     : 1;
	uint64_t i3_overf                     : 1;
	uint64_t p0_rtout                     : 1;
	uint64_t p1_rtout                     : 1;
	uint64_t p2_rtout                     : 1;
	uint64_t p3_rtout                     : 1;
	uint64_t p0_perr                      : 1;
	uint64_t p1_perr                      : 1;
	uint64_t p2_perr                      : 1;
	uint64_t p3_perr                      : 1;
	uint64_t g0_rtout                     : 1;
	uint64_t g1_rtout                     : 1;
	uint64_t g2_rtout                     : 1;
	uint64_t g3_rtout                     : 1;
	uint64_t p0_pperr                     : 1;
	uint64_t p1_pperr                     : 1;
	uint64_t p2_pperr                     : 1;
	uint64_t p3_pperr                     : 1;
	uint64_t p0_ptout                     : 1;
	uint64_t p1_ptout                     : 1;
	uint64_t p2_ptout                     : 1;
	uint64_t p3_ptout                     : 1;
	uint64_t i0_pperr                     : 1;
	uint64_t i1_pperr                     : 1;
	uint64_t i2_pperr                     : 1;
	uint64_t i3_pperr                     : 1;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t fcr_s_e                      : 1;
	uint64_t fcr_a_f                      : 1;
	uint64_t pcr_s_e                      : 1;
	uint64_t pcr_a_f                      : 1;
	uint64_t q2_s_e                       : 1;
	uint64_t q2_a_f                       : 1;
	uint64_t q3_s_e                       : 1;
	uint64_t q3_a_f                       : 1;
	uint64_t com_s_e                      : 1;
	uint64_t com_a_f                      : 1;
	uint64_t pnc_s_e                      : 1;
	uint64_t pnc_a_f                      : 1;
	uint64_t rwx_s_e                      : 1;
	uint64_t rdx_s_e                      : 1;
	uint64_t pcf_p_e                      : 1;
	uint64_t pcf_p_f                      : 1;
	uint64_t pdf_p_e                      : 1;
	uint64_t pdf_p_f                      : 1;
	uint64_t q1_s_e                       : 1;
	uint64_t q1_a_f                       : 1;
	uint64_t reserved_62_63               : 2;
#endif
	} s;
	struct cvmx_npi_int_sum_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_62_63               : 2;
	uint64_t q1_a_f                       : 1;  /**< Attempted to add when Queue-1 FIFO is full. */
	uint64_t q1_s_e                       : 1;  /**< Attempted to subtract when Queue-1 FIFO is empty. */
	uint64_t pdf_p_f                      : 1;  /**< Attempted to push a full PCN-DATA-FIFO. */
	uint64_t pdf_p_e                      : 1;  /**< Attempted to pop an empty PCN-DATA-FIFO. */
	uint64_t pcf_p_f                      : 1;  /**< Attempted to push a full PCN-CNT-FIFO. */
	uint64_t pcf_p_e                      : 1;  /**< Attempted to pop an empty PCN-CNT-FIFO. */
	uint64_t rdx_s_e                      : 1;  /**< Attempted to subtract when DPI-XFR-Wait count is 0. */
	uint64_t rwx_s_e                      : 1;  /**< Attempted to subtract when RDN-XFR-Wait count is 0. */
	uint64_t pnc_a_f                      : 1;  /**< Attempted to add when PNI-NPI Credits are max. */
	uint64_t pnc_s_e                      : 1;  /**< Attempted to subtract when PNI-NPI Credits are 0. */
	uint64_t com_a_f                      : 1;  /**< Attempted to add when PCN-Commit Counter is max. */
	uint64_t com_s_e                      : 1;  /**< Attempted to subtract when PCN-Commit Counter is 0. */
	uint64_t q3_a_f                       : 1;  /**< Attempted to add when Queue-3 FIFO is full. */
	uint64_t q3_s_e                       : 1;  /**< Attempted to subtract when Queue-3 FIFO is empty. */
	uint64_t q2_a_f                       : 1;  /**< Attempted to add when Queue-2 FIFO is full. */
	uint64_t q2_s_e                       : 1;  /**< Attempted to subtract when Queue-2 FIFO is empty. */
	uint64_t pcr_a_f                      : 1;  /**< Attempted to add when POW Credits is full. */
	uint64_t pcr_s_e                      : 1;  /**< Attempted to subtract when POW Credits is empty. */
	uint64_t fcr_a_f                      : 1;  /**< Attempted to add when FPA Credits is full. */
	uint64_t fcr_s_e                      : 1;  /**< Attempted to subtract when FPA Credits is empty. */
	uint64_t iobdma                       : 1;  /**< Requested IOBDMA read size exceeded 128 words. */
	uint64_t p_dperr                      : 1;  /**< If a parity error occured on data written to L2C
                                                         from the PCI this bit may be set. */
	uint64_t win_rto                      : 1;  /**< Windowed Load Timed Out. */
	uint64_t reserved_36_38               : 3;
	uint64_t i0_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t reserved_32_34               : 3;
	uint64_t p0_ptout                     : 1;  /**< Port-0 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t reserved_28_30               : 3;
	uint64_t p0_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t reserved_24_26               : 3;
	uint64_t g0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t reserved_20_22               : 3;
	uint64_t p0_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t reserved_16_18               : 3;
	uint64_t p0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t reserved_12_14               : 3;
	uint64_t i0_overf                     : 1;  /**< Port-0 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t reserved_8_10                : 3;
	uint64_t i0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t reserved_4_6                 : 3;
	uint64_t po0_2sml                     : 1;  /**< The packet being sent out on Port0 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT0[ISIZE] field. */
	uint64_t pci_rsl                      : 1;  /**< This '1' when a bit in PCI_INT_SUM2 is SET and the
                                                         corresponding bit in the PCI_INT_ENB2 is SET. */
	uint64_t rml_wto                      : 1;  /**< Set '1' when the RML does not receive a commit
                                                         back from a RSL after sending a write command to
                                                         a RSL. */
	uint64_t rml_rto                      : 1;  /**< Set '1' when the RML does not receive read data
                                                         back from a RSL after sending a read command to
                                                         a RSL. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t reserved_4_6                 : 3;
	uint64_t i0_rtout                     : 1;
	uint64_t reserved_8_10                : 3;
	uint64_t i0_overf                     : 1;
	uint64_t reserved_12_14               : 3;
	uint64_t p0_rtout                     : 1;
	uint64_t reserved_16_18               : 3;
	uint64_t p0_perr                      : 1;
	uint64_t reserved_20_22               : 3;
	uint64_t g0_rtout                     : 1;
	uint64_t reserved_24_26               : 3;
	uint64_t p0_pperr                     : 1;
	uint64_t reserved_28_30               : 3;
	uint64_t p0_ptout                     : 1;
	uint64_t reserved_32_34               : 3;
	uint64_t i0_pperr                     : 1;
	uint64_t reserved_36_38               : 3;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t fcr_s_e                      : 1;
	uint64_t fcr_a_f                      : 1;
	uint64_t pcr_s_e                      : 1;
	uint64_t pcr_a_f                      : 1;
	uint64_t q2_s_e                       : 1;
	uint64_t q2_a_f                       : 1;
	uint64_t q3_s_e                       : 1;
	uint64_t q3_a_f                       : 1;
	uint64_t com_s_e                      : 1;
	uint64_t com_a_f                      : 1;
	uint64_t pnc_s_e                      : 1;
	uint64_t pnc_a_f                      : 1;
	uint64_t rwx_s_e                      : 1;
	uint64_t rdx_s_e                      : 1;
	uint64_t pcf_p_e                      : 1;
	uint64_t pcf_p_f                      : 1;
	uint64_t pdf_p_e                      : 1;
	uint64_t pdf_p_f                      : 1;
	uint64_t q1_s_e                       : 1;
	uint64_t q1_a_f                       : 1;
	uint64_t reserved_62_63               : 2;
#endif
	} cn30xx;
	struct cvmx_npi_int_sum_cn31xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_62_63               : 2;
	uint64_t q1_a_f                       : 1;  /**< Attempted to add when Queue-1 FIFO is full. */
	uint64_t q1_s_e                       : 1;  /**< Attempted to subtract when Queue-1 FIFO is empty. */
	uint64_t pdf_p_f                      : 1;  /**< Attempted to push a full PCN-DATA-FIFO. */
	uint64_t pdf_p_e                      : 1;  /**< Attempted to pop an empty PCN-DATA-FIFO. */
	uint64_t pcf_p_f                      : 1;  /**< Attempted to push a full PCN-CNT-FIFO. */
	uint64_t pcf_p_e                      : 1;  /**< Attempted to pop an empty PCN-CNT-FIFO. */
	uint64_t rdx_s_e                      : 1;  /**< Attempted to subtract when DPI-XFR-Wait count is 0. */
	uint64_t rwx_s_e                      : 1;  /**< Attempted to subtract when RDN-XFR-Wait count is 0. */
	uint64_t pnc_a_f                      : 1;  /**< Attempted to add when PNI-NPI Credits are max. */
	uint64_t pnc_s_e                      : 1;  /**< Attempted to subtract when PNI-NPI Credits are 0. */
	uint64_t com_a_f                      : 1;  /**< Attempted to add when PCN-Commit Counter is max. */
	uint64_t com_s_e                      : 1;  /**< Attempted to subtract when PCN-Commit Counter is 0. */
	uint64_t q3_a_f                       : 1;  /**< Attempted to add when Queue-3 FIFO is full. */
	uint64_t q3_s_e                       : 1;  /**< Attempted to subtract when Queue-3 FIFO is empty. */
	uint64_t q2_a_f                       : 1;  /**< Attempted to add when Queue-2 FIFO is full. */
	uint64_t q2_s_e                       : 1;  /**< Attempted to subtract when Queue-2 FIFO is empty. */
	uint64_t pcr_a_f                      : 1;  /**< Attempted to add when POW Credits is full. */
	uint64_t pcr_s_e                      : 1;  /**< Attempted to subtract when POW Credits is empty. */
	uint64_t fcr_a_f                      : 1;  /**< Attempted to add when FPA Credits is full. */
	uint64_t fcr_s_e                      : 1;  /**< Attempted to subtract when FPA Credits is empty. */
	uint64_t iobdma                       : 1;  /**< Requested IOBDMA read size exceeded 128 words. */
	uint64_t p_dperr                      : 1;  /**< If a parity error occured on data written to L2C
                                                         from the PCI this bit may be set. */
	uint64_t win_rto                      : 1;  /**< Windowed Load Timed Out. */
	uint64_t reserved_37_38               : 2;
	uint64_t i1_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i0_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t reserved_33_34               : 2;
	uint64_t p1_ptout                     : 1;  /**< Port-1 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p0_ptout                     : 1;  /**< Port-0 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t reserved_29_30               : 2;
	uint64_t p1_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p0_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t reserved_25_26               : 2;
	uint64_t g1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t reserved_21_22               : 2;
	uint64_t p1_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p0_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t reserved_17_18               : 2;
	uint64_t p1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t reserved_13_14               : 2;
	uint64_t i1_overf                     : 1;  /**< Port-1 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i0_overf                     : 1;  /**< Port-0 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t reserved_9_10                : 2;
	uint64_t i1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t reserved_5_6                 : 2;
	uint64_t po1_2sml                     : 1;  /**< The packet being sent out on Port1 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT1[ISIZE] field. */
	uint64_t po0_2sml                     : 1;  /**< The packet being sent out on Port0 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT0[ISIZE] field. */
	uint64_t pci_rsl                      : 1;  /**< This '1' when a bit in PCI_INT_SUM2 is SET and the
                                                         corresponding bit in the PCI_INT_ENB2 is SET. */
	uint64_t rml_wto                      : 1;  /**< Set '1' when the RML does not receive a commit
                                                         back from a RSL after sending a write command to
                                                         a RSL. */
	uint64_t rml_rto                      : 1;  /**< Set '1' when the RML does not receive read data
                                                         back from a RSL after sending a read command to
                                                         a RSL. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t po1_2sml                     : 1;
	uint64_t reserved_5_6                 : 2;
	uint64_t i0_rtout                     : 1;
	uint64_t i1_rtout                     : 1;
	uint64_t reserved_9_10                : 2;
	uint64_t i0_overf                     : 1;
	uint64_t i1_overf                     : 1;
	uint64_t reserved_13_14               : 2;
	uint64_t p0_rtout                     : 1;
	uint64_t p1_rtout                     : 1;
	uint64_t reserved_17_18               : 2;
	uint64_t p0_perr                      : 1;
	uint64_t p1_perr                      : 1;
	uint64_t reserved_21_22               : 2;
	uint64_t g0_rtout                     : 1;
	uint64_t g1_rtout                     : 1;
	uint64_t reserved_25_26               : 2;
	uint64_t p0_pperr                     : 1;
	uint64_t p1_pperr                     : 1;
	uint64_t reserved_29_30               : 2;
	uint64_t p0_ptout                     : 1;
	uint64_t p1_ptout                     : 1;
	uint64_t reserved_33_34               : 2;
	uint64_t i0_pperr                     : 1;
	uint64_t i1_pperr                     : 1;
	uint64_t reserved_37_38               : 2;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t fcr_s_e                      : 1;
	uint64_t fcr_a_f                      : 1;
	uint64_t pcr_s_e                      : 1;
	uint64_t pcr_a_f                      : 1;
	uint64_t q2_s_e                       : 1;
	uint64_t q2_a_f                       : 1;
	uint64_t q3_s_e                       : 1;
	uint64_t q3_a_f                       : 1;
	uint64_t com_s_e                      : 1;
	uint64_t com_a_f                      : 1;
	uint64_t pnc_s_e                      : 1;
	uint64_t pnc_a_f                      : 1;
	uint64_t rwx_s_e                      : 1;
	uint64_t rdx_s_e                      : 1;
	uint64_t pcf_p_e                      : 1;
	uint64_t pcf_p_f                      : 1;
	uint64_t pdf_p_e                      : 1;
	uint64_t pdf_p_f                      : 1;
	uint64_t q1_s_e                       : 1;
	uint64_t q1_a_f                       : 1;
	uint64_t reserved_62_63               : 2;
#endif
	} cn31xx;
	struct cvmx_npi_int_sum_s             cn38xx;
	struct cvmx_npi_int_sum_cn38xxp2
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_42_63               : 22;
	uint64_t iobdma                       : 1;  /**< Requested IOBDMA read size exceeded 128 words. */
	uint64_t p_dperr                      : 1;  /**< If a parity error occured on data written to L2C
                                                         from the PCI this bit may be set. */
	uint64_t win_rto                      : 1;  /**< Windowed Load Timed Out. */
	uint64_t i3_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i2_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i1_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t i0_pperr                     : 1;  /**< If a parity error occured on the port's instruction
                                                         this bit may be set. */
	uint64_t p3_ptout                     : 1;  /**< Port-3 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p2_ptout                     : 1;  /**< Port-2 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p1_ptout                     : 1;  /**< Port-1 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p0_ptout                     : 1;  /**< Port-0 output had a read timeout on a DATA/INFO
                                                         pair. */
	uint64_t p3_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p2_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p1_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t p0_pperr                     : 1;  /**< If a parity error occured on the port DATA/INFO
                                                         pointer-pair, this bit may be set. */
	uint64_t g3_rtout                     : 1;  /**< Port-3 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g2_rtout                     : 1;  /**< Port-2 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t g0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read a gather list. */
	uint64_t p3_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p2_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p1_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p0_perr                      : 1;  /**< If a parity error occured on the port's packet
                                                         data this bit may be set. */
	uint64_t p3_rtout                     : 1;  /**< Port-3 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p2_rtout                     : 1;  /**< Port-2 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t p0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read packet data. */
	uint64_t i3_overf                     : 1;  /**< Port-3 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i2_overf                     : 1;  /**< Port-2 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i1_overf                     : 1;  /**< Port-1 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i0_overf                     : 1;  /**< Port-0 had a doorbell overflow. Bit[31] of the
                                                         doorbell count was set. */
	uint64_t i3_rtout                     : 1;  /**< Port-3 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i2_rtout                     : 1;  /**< Port-2 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i1_rtout                     : 1;  /**< Port-1 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t i0_rtout                     : 1;  /**< Port-0 had a read timeout while attempting to
                                                         read instructions. */
	uint64_t po3_2sml                     : 1;  /**< The packet being sent out on Port3 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT3[ISIZE] field. */
	uint64_t po2_2sml                     : 1;  /**< The packet being sent out on Port2 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT2[ISIZE] field. */
	uint64_t po1_2sml                     : 1;  /**< The packet being sent out on Port1 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT1[ISIZE] field. */
	uint64_t po0_2sml                     : 1;  /**< The packet being sent out on Port0 is smaller
                                                         than the NPI_BUFF_SIZE_OUTPUT0[ISIZE] field. */
	uint64_t pci_rsl                      : 1;  /**< This '1' when a bit in PCI_INT_SUM2 is SET and the
                                                         corresponding bit in the PCI_INT_ENB2 is SET. */
	uint64_t rml_wto                      : 1;  /**< Set '1' when the RML does not receive a commit
                                                         back from a RSL after sending a write command to
                                                         a RSL. */
	uint64_t rml_rto                      : 1;  /**< Set '1' when the RML does not receive read data
                                                         back from a RSL after sending a read command to
                                                         a RSL. */
#else
	uint64_t rml_rto                      : 1;
	uint64_t rml_wto                      : 1;
	uint64_t pci_rsl                      : 1;
	uint64_t po0_2sml                     : 1;
	uint64_t po1_2sml                     : 1;
	uint64_t po2_2sml                     : 1;
	uint64_t po3_2sml                     : 1;
	uint64_t i0_rtout                     : 1;
	uint64_t i1_rtout                     : 1;
	uint64_t i2_rtout                     : 1;
	uint64_t i3_rtout                     : 1;
	uint64_t i0_overf                     : 1;
	uint64_t i1_overf                     : 1;
	uint64_t i2_overf                     : 1;
	uint64_t i3_overf                     : 1;
	uint64_t p0_rtout                     : 1;
	uint64_t p1_rtout                     : 1;
	uint64_t p2_rtout                     : 1;
	uint64_t p3_rtout                     : 1;
	uint64_t p0_perr                      : 1;
	uint64_t p1_perr                      : 1;
	uint64_t p2_perr                      : 1;
	uint64_t p3_perr                      : 1;
	uint64_t g0_rtout                     : 1;
	uint64_t g1_rtout                     : 1;
	uint64_t g2_rtout                     : 1;
	uint64_t g3_rtout                     : 1;
	uint64_t p0_pperr                     : 1;
	uint64_t p1_pperr                     : 1;
	uint64_t p2_pperr                     : 1;
	uint64_t p3_pperr                     : 1;
	uint64_t p0_ptout                     : 1;
	uint64_t p1_ptout                     : 1;
	uint64_t p2_ptout                     : 1;
	uint64_t p3_ptout                     : 1;
	uint64_t i0_pperr                     : 1;
	uint64_t i1_pperr                     : 1;
	uint64_t i2_pperr                     : 1;
	uint64_t i3_pperr                     : 1;
	uint64_t win_rto                      : 1;
	uint64_t p_dperr                      : 1;
	uint64_t iobdma                       : 1;
	uint64_t reserved_42_63               : 22;
#endif
	} cn38xxp2;
	struct cvmx_npi_int_sum_cn31xx        cn50xx;
	struct cvmx_npi_int_sum_s             cn58xx;
	struct cvmx_npi_int_sum_s             cn58xxp1;
};
typedef union cvmx_npi_int_sum cvmx_npi_int_sum_t;

/**
 * cvmx_npi_lowp_dbell
 *
 * NPI_LOWP_DBELL = Low Priority Door Bell
 *
 * The door bell register for the low priority DMA queue.
 */
union cvmx_npi_lowp_dbell
{
	uint64_t u64;
	struct cvmx_npi_lowp_dbell_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_16_63               : 48;
	uint64_t dbell                        : 16; /**< The value written to this register is added to the
                                                         number of 8byte words to be read and processes for
                                                         the low priority dma queue. */
#else
	uint64_t dbell                        : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_npi_lowp_dbell_s          cn30xx;
	struct cvmx_npi_lowp_dbell_s          cn31xx;
	struct cvmx_npi_lowp_dbell_s          cn38xx;
	struct cvmx_npi_lowp_dbell_s          cn38xxp2;
	struct cvmx_npi_lowp_dbell_s          cn50xx;
	struct cvmx_npi_lowp_dbell_s          cn58xx;
	struct cvmx_npi_lowp_dbell_s          cn58xxp1;
};
typedef union cvmx_npi_lowp_dbell cvmx_npi_lowp_dbell_t;

/**
 * cvmx_npi_lowp_ibuff_saddr
 *
 * NPI_LOWP_IBUFF_SADDR = DMA Low Priority's Instruction Buffer Starting Address
 *
 * The address to start reading Instructions from for LOWP.
 */
union cvmx_npi_lowp_ibuff_saddr
{
	uint64_t u64;
	struct cvmx_npi_lowp_ibuff_saddr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_36_63               : 28;
	uint64_t saddr                        : 36; /**< The starting address to read the first instruction. */
#else
	uint64_t saddr                        : 36;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn30xx;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn31xx;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn38xx;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn38xxp2;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn50xx;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn58xx;
	struct cvmx_npi_lowp_ibuff_saddr_s    cn58xxp1;
};
typedef union cvmx_npi_lowp_ibuff_saddr cvmx_npi_lowp_ibuff_saddr_t;

/**
 * cvmx_npi_mem_access_subid#
 *
 * NPI_MEM_ACCESS_SUBID3 = Memory Access SubId 3Register
 *
 * Carries Read/Write parameters for PP access to PCI memory that use NPI SubId3.
 * Writes to this register are not ordered with writes/reads to the PCI Memory space.
 * To ensure that a write has completed the user must read the register before
 * making an access(i.e. PCI memory space) that requires the value of this register to be updated.
 */
union cvmx_npi_mem_access_subidx
{
	uint64_t u64;
	struct cvmx_npi_mem_access_subidx_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_38_63               : 26;
	uint64_t shortl                       : 1;  /**< Generate CMD-6 on PCI(x) when '1'.
                                                         Loads from the cores to the corresponding subid
                                                         that are 32-bits or smaller:
                                                         - Will generate the PCI-X "Memory Read DWORD"
                                                           command in PCI-X mode. (Note that "Memory
                                                           Read DWORD" appears much like an IO read on
                                                           the PCI-X bus.)
                                                         - Will generate the PCI "Memory Read" command
                                                           in PCI-X mode, irrespective of the
                                                           NPI_PCI_READ_CMD[CMD_SIZE] value.
                                                         NOT IN PASS 1 NOR PASS 2 */
	uint64_t nmerge                       : 1;  /**< No Merge. (NOT IN PASS 1 NOR PASS 2) */
	uint64_t esr                          : 2;  /**< Endian-Swap on read. */
	uint64_t esw                          : 2;  /**< Endian-Swap on write. */
	uint64_t nsr                          : 1;  /**< No-Snoop on read. */
	uint64_t nsw                          : 1;  /**< No-Snoop on write. */
	uint64_t ror                          : 1;  /**< Relax Read on read. */
	uint64_t row                          : 1;  /**< Relax Order on write. */
	uint64_t ba                           : 28; /**< PCI Address bits [63:36]. */
#else
	uint64_t ba                           : 28;
	uint64_t row                          : 1;
	uint64_t ror                          : 1;
	uint64_t nsw                          : 1;
	uint64_t nsr                          : 1;
	uint64_t esw                          : 2;
	uint64_t esr                          : 2;
	uint64_t nmerge                       : 1;
	uint64_t shortl                       : 1;
	uint64_t reserved_38_63               : 26;
#endif
	} s;
	struct cvmx_npi_mem_access_subidx_s   cn30xx;
	struct cvmx_npi_mem_access_subidx_cn31xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_36_63               : 28;
	uint64_t esr                          : 2;  /**< Endian-Swap on read. */
	uint64_t esw                          : 2;  /**< Endian-Swap on write. */
	uint64_t nsr                          : 1;  /**< No-Snoop on read. */
	uint64_t nsw                          : 1;  /**< No-Snoop on write. */
	uint64_t ror                          : 1;  /**< Relax Read on read. */
	uint64_t row                          : 1;  /**< Relax Order on write. */
	uint64_t ba                           : 28; /**< PCI Address bits [63:36]. */
#else
	uint64_t ba                           : 28;
	uint64_t row                          : 1;
	uint64_t ror                          : 1;
	uint64_t nsw                          : 1;
	uint64_t nsr                          : 1;
	uint64_t esw                          : 2;
	uint64_t esr                          : 2;
	uint64_t reserved_36_63               : 28;
#endif
	} cn31xx;
	struct cvmx_npi_mem_access_subidx_s   cn38xx;
	struct cvmx_npi_mem_access_subidx_cn31xx cn38xxp2;
	struct cvmx_npi_mem_access_subidx_s   cn50xx;
	struct cvmx_npi_mem_access_subidx_s   cn58xx;
	struct cvmx_npi_mem_access_subidx_s   cn58xxp1;
};
typedef union cvmx_npi_mem_access_subidx cvmx_npi_mem_access_subidx_t;

/**
 * cvmx_npi_msi_rcv
 *
 * NPI_MSI_RCV = NPI MSI Receive Vector Register
 *
 * A bit is set in this register relative to the vector received during a MSI. And cleared by a W1 to the register.
 */
union cvmx_npi_msi_rcv
{
	uint64_t u64;
	struct cvmx_npi_msi_rcv_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t int_vec                      : 64; /**< Refer to PCI_MSI_RCV */
#else
	uint64_t int_vec                      : 64;
#endif
	} s;
	struct cvmx_npi_msi_rcv_s             cn30xx;
	struct cvmx_npi_msi_rcv_s             cn31xx;
	struct cvmx_npi_msi_rcv_s             cn38xx;
	struct cvmx_npi_msi_rcv_s             cn38xxp2;
	struct cvmx_npi_msi_rcv_s             cn50xx;
	struct cvmx_npi_msi_rcv_s             cn58xx;
	struct cvmx_npi_msi_rcv_s             cn58xxp1;
};
typedef union cvmx_npi_msi_rcv cvmx_npi_msi_rcv_t;

/**
 * cvmx_npi_num_desc_output#
 *
 * NUM_DESC_OUTPUT0 = Number Of Descriptors Available For Output 0
 *
 * The size of the Buffer/Info Pointer Pair ring for Output-0.
 */
union cvmx_npi_num_desc_outputx
{
	uint64_t u64;
	struct cvmx_npi_num_desc_outputx_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_32_63               : 32;
	uint64_t size                         : 32; /**< The size of the Buffer/Info Pointer Pair ring. */
#else
	uint64_t size                         : 32;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_npi_num_desc_outputx_s    cn30xx;
	struct cvmx_npi_num_desc_outputx_s    cn31xx;
	struct cvmx_npi_num_desc_outputx_s    cn38xx;
	struct cvmx_npi_num_desc_outputx_s    cn38xxp2;
	struct cvmx_npi_num_desc_outputx_s    cn50xx;
	struct cvmx_npi_num_desc_outputx_s    cn58xx;
	struct cvmx_npi_num_desc_outputx_s    cn58xxp1;
};
typedef union cvmx_npi_num_desc_outputx cvmx_npi_num_desc_outputx_t;

/**
 * cvmx_npi_output_control
 *
 * NPI_OUTPUT_CONTROL = NPI's Output Control Register
 *
 * The address to start reading Instructions from for Output-3.
 */
union cvmx_npi_output_control
{
	uint64_t u64;
	struct cvmx_npi_output_control_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_49_63               : 15;
	uint64_t pkt_rr                       : 1;  /**< When set '1' the output packet selection will be
                                                         made with a Round Robin arbitration. When '0'
                                                         the output packet port is fixed in priority,
                                                         where the lower port number has higher priority.
                                                         PASS3 Field */
	uint64_t p3_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT3 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p2_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT2 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p1_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT1 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p0_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT0 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t o3_es                        : 2;  /**< Endian Swap for Output3 Data. */
	uint64_t o3_ns                        : 1;  /**< NoSnoop Enable for Output3 Data. */
	uint64_t o3_ro                        : 1;  /**< Relaxed Ordering Enable for Output3 Data. */
	uint64_t o2_es                        : 2;  /**< Endian Swap for Output2 Data. */
	uint64_t o2_ns                        : 1;  /**< NoSnoop Enable for Output2 Data. */
	uint64_t o2_ro                        : 1;  /**< Relaxed Ordering Enable for Output2 Data. */
	uint64_t o1_es                        : 2;  /**< Endian Swap for Output1 Data. */
	uint64_t o1_ns                        : 1;  /**< NoSnoop Enable for Output1 Data. */
	uint64_t o1_ro                        : 1;  /**< Relaxed Ordering Enable for Output1 Data. */
	uint64_t o0_es                        : 2;  /**< Endian Swap for Output0 Data. */
	uint64_t o0_ns                        : 1;  /**< NoSnoop Enable for Output0 Data. */
	uint64_t o0_ro                        : 1;  /**< Relaxed Ordering Enable for Output0 Data. */
	uint64_t o3_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O3_ES,
                                                         O3_NS, O3_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O3_ES[1:0], O3_NS, O3_RO. For Output Port-3. */
	uint64_t o2_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O2_ES,
                                                         O2_NS, O2_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O2_ES[1:0], O2_NS, O2_RO. For Output Port-2. */
	uint64_t o1_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O1_ES,
                                                         O1_NS, O1_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O1_ES[1:0], O1_NS, O1_RO. For Output Port-1. */
	uint64_t o0_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O0_ES,
                                                         O0_NS, O0_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O0_ES[1:0], O0_NS, O0_RO. For Output Port-0. */
	uint64_t reserved_20_23               : 4;
	uint64_t iptr_o3                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-3. */
	uint64_t iptr_o2                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-2. */
	uint64_t iptr_o1                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-1. */
	uint64_t iptr_o0                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-0. */
	uint64_t esr_sl3                      : 2;  /**< The Endian-Swap-Mode for Slist3 reads. */
	uint64_t nsr_sl3                      : 1;  /**< Enables '1' NoSnoop for Slist3 reads. */
	uint64_t ror_sl3                      : 1;  /**< Enables '1' Relaxed Ordering for Slist3 reads. */
	uint64_t esr_sl2                      : 2;  /**< The Endian-Swap-Mode for Slist2 reads. */
	uint64_t nsr_sl2                      : 1;  /**< Enables '1' NoSnoop for Slist2 reads. */
	uint64_t ror_sl2                      : 1;  /**< Enables '1' Relaxed Ordering for Slist2 reads. */
	uint64_t esr_sl1                      : 2;  /**< The Endian-Swap-Mode for Slist1 reads. */
	uint64_t nsr_sl1                      : 1;  /**< Enables '1' NoSnoop for Slist1 reads. */
	uint64_t ror_sl1                      : 1;  /**< Enables '1' Relaxed Ordering for Slist1 reads. */
	uint64_t esr_sl0                      : 2;  /**< The Endian-Swap-Mode for Slist0 reads. */
	uint64_t nsr_sl0                      : 1;  /**< Enables '1' NoSnoop for Slist0 reads. */
	uint64_t ror_sl0                      : 1;  /**< Enables '1' Relaxed Ordering for Slist0 reads. */
#else
	uint64_t ror_sl0                      : 1;
	uint64_t nsr_sl0                      : 1;
	uint64_t esr_sl0                      : 2;
	uint64_t ror_sl1                      : 1;
	uint64_t nsr_sl1                      : 1;
	uint64_t esr_sl1                      : 2;
	uint64_t ror_sl2                      : 1;
	uint64_t nsr_sl2                      : 1;
	uint64_t esr_sl2                      : 2;
	uint64_t ror_sl3                      : 1;
	uint64_t nsr_sl3                      : 1;
	uint64_t esr_sl3                      : 2;
	uint64_t iptr_o0                      : 1;
	uint64_t iptr_o1                      : 1;
	uint64_t iptr_o2                      : 1;
	uint64_t iptr_o3                      : 1;
	uint64_t reserved_20_23               : 4;
	uint64_t o0_csrm                      : 1;
	uint64_t o1_csrm                      : 1;
	uint64_t o2_csrm                      : 1;
	uint64_t o3_csrm                      : 1;
	uint64_t o0_ro                        : 1;
	uint64_t o0_ns                        : 1;
	uint64_t o0_es                        : 2;
	uint64_t o1_ro                        : 1;
	uint64_t o1_ns                        : 1;
	uint64_t o1_es                        : 2;
	uint64_t o2_ro                        : 1;
	uint64_t o2_ns                        : 1;
	uint64_t o2_es                        : 2;
	uint64_t o3_ro                        : 1;
	uint64_t o3_ns                        : 1;
	uint64_t o3_es                        : 2;
	uint64_t p0_bmode                     : 1;
	uint64_t p1_bmode                     : 1;
	uint64_t p2_bmode                     : 1;
	uint64_t p3_bmode                     : 1;
	uint64_t pkt_rr                       : 1;
	uint64_t reserved_49_63               : 15;
#endif
	} s;
	struct cvmx_npi_output_control_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_45_63               : 19;
	uint64_t p0_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT0 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t reserved_32_43               : 12;
	uint64_t o0_es                        : 2;  /**< Endian Swap for Output0 Data. */
	uint64_t o0_ns                        : 1;  /**< NoSnoop Enable for Output0 Data. */
	uint64_t o0_ro                        : 1;  /**< Relaxed Ordering Enable for Output0 Data. */
	uint64_t reserved_25_27               : 3;
	uint64_t o0_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O0_ES,
                                                         O0_NS, O0_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O0_ES[1:0], O0_NS, O0_RO. For Output Port-0. */
	uint64_t reserved_17_23               : 7;
	uint64_t iptr_o0                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-0. */
	uint64_t reserved_4_15                : 12;
	uint64_t esr_sl0                      : 2;  /**< The Endian-Swap-Mode for Slist0 reads. */
	uint64_t nsr_sl0                      : 1;  /**< Enables '1' NoSnoop for Slist0 reads. */
	uint64_t ror_sl0                      : 1;  /**< Enables '1' Relaxed Ordering for Slist0 reads. */
#else
	uint64_t ror_sl0                      : 1;
	uint64_t nsr_sl0                      : 1;
	uint64_t esr_sl0                      : 2;
	uint64_t reserved_4_15                : 12;
	uint64_t iptr_o0                      : 1;
	uint64_t reserved_17_23               : 7;
	uint64_t o0_csrm                      : 1;
	uint64_t reserved_25_27               : 3;
	uint64_t o0_ro                        : 1;
	uint64_t o0_ns                        : 1;
	uint64_t o0_es                        : 2;
	uint64_t reserved_32_43               : 12;
	uint64_t p0_bmode                     : 1;
	uint64_t reserved_45_63               : 19;
#endif
	} cn30xx;
	struct cvmx_npi_output_control_cn31xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_46_63               : 18;
	uint64_t p1_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT1 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p0_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT0 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t reserved_36_43               : 8;
	uint64_t o1_es                        : 2;  /**< Endian Swap for Output1 Data. */
	uint64_t o1_ns                        : 1;  /**< NoSnoop Enable for Output1 Data. */
	uint64_t o1_ro                        : 1;  /**< Relaxed Ordering Enable for Output1 Data. */
	uint64_t o0_es                        : 2;  /**< Endian Swap for Output0 Data. */
	uint64_t o0_ns                        : 1;  /**< NoSnoop Enable for Output0 Data. */
	uint64_t o0_ro                        : 1;  /**< Relaxed Ordering Enable for Output0 Data. */
	uint64_t reserved_26_27               : 2;
	uint64_t o1_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O1_ES,
                                                         O1_NS, O1_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O1_ES[1:0], O1_NS, O1_RO. For Output Port-1. */
	uint64_t o0_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O0_ES,
                                                         O0_NS, O0_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O0_ES[1:0], O0_NS, O0_RO. For Output Port-0. */
	uint64_t reserved_18_23               : 6;
	uint64_t iptr_o1                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-1. */
	uint64_t iptr_o0                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-0. */
	uint64_t reserved_8_15                : 8;
	uint64_t esr_sl1                      : 2;  /**< The Endian-Swap-Mode for Slist1 reads. */
	uint64_t nsr_sl1                      : 1;  /**< Enables '1' NoSnoop for Slist1 reads. */
	uint64_t ror_sl1                      : 1;  /**< Enables '1' Relaxed Ordering for Slist1 reads. */
	uint64_t esr_sl0                      : 2;  /**< The Endian-Swap-Mode for Slist0 reads. */
	uint64_t nsr_sl0                      : 1;  /**< Enables '1' NoSnoop for Slist0 reads. */
	uint64_t ror_sl0                      : 1;  /**< Enables '1' Relaxed Ordering for Slist0 reads. */
#else
	uint64_t ror_sl0                      : 1;
	uint64_t nsr_sl0                      : 1;
	uint64_t esr_sl0                      : 2;
	uint64_t ror_sl1                      : 1;
	uint64_t nsr_sl1                      : 1;
	uint64_t esr_sl1                      : 2;
	uint64_t reserved_8_15                : 8;
	uint64_t iptr_o0                      : 1;
	uint64_t iptr_o1                      : 1;
	uint64_t reserved_18_23               : 6;
	uint64_t o0_csrm                      : 1;
	uint64_t o1_csrm                      : 1;
	uint64_t reserved_26_27               : 2;
	uint64_t o0_ro                        : 1;
	uint64_t o0_ns                        : 1;
	uint64_t o0_es                        : 2;
	uint64_t o1_ro                        : 1;
	uint64_t o1_ns                        : 1;
	uint64_t o1_es                        : 2;
	uint64_t reserved_36_43               : 8;
	uint64_t p0_bmode                     : 1;
	uint64_t p1_bmode                     : 1;
	uint64_t reserved_46_63               : 18;
#endif
	} cn31xx;
	struct cvmx_npi_output_control_s      cn38xx;
	struct cvmx_npi_output_control_cn38xxp2
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_48_63               : 16;
	uint64_t p3_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT3 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p2_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT2 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p1_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT1 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p0_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT0 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t o3_es                        : 2;  /**< Endian Swap for Output3 Data. */
	uint64_t o3_ns                        : 1;  /**< NoSnoop Enable for Output3 Data. */
	uint64_t o3_ro                        : 1;  /**< Relaxed Ordering Enable for Output3 Data. */
	uint64_t o2_es                        : 2;  /**< Endian Swap for Output2 Data. */
	uint64_t o2_ns                        : 1;  /**< NoSnoop Enable for Output2 Data. */
	uint64_t o2_ro                        : 1;  /**< Relaxed Ordering Enable for Output2 Data. */
	uint64_t o1_es                        : 2;  /**< Endian Swap for Output1 Data. */
	uint64_t o1_ns                        : 1;  /**< NoSnoop Enable for Output1 Data. */
	uint64_t o1_ro                        : 1;  /**< Relaxed Ordering Enable for Output1 Data. */
	uint64_t o0_es                        : 2;  /**< Endian Swap for Output0 Data. */
	uint64_t o0_ns                        : 1;  /**< NoSnoop Enable for Output0 Data. */
	uint64_t o0_ro                        : 1;  /**< Relaxed Ordering Enable for Output0 Data. */
	uint64_t o3_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O3_ES,
                                                         O3_NS, O3_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O3_ES[1:0], O3_NS, O3_RO. For Output Port-3. */
	uint64_t o2_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O2_ES,
                                                         O2_NS, O2_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O2_ES[1:0], O2_NS, O2_RO. For Output Port-2. */
	uint64_t o1_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O1_ES,
                                                         O1_NS, O1_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O1_ES[1:0], O1_NS, O1_RO. For Output Port-1. */
	uint64_t o0_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O0_ES,
                                                         O0_NS, O0_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O0_ES[1:0], O0_NS, O0_RO. For Output Port-0. */
	uint64_t reserved_20_23               : 4;
	uint64_t iptr_o3                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-3. */
	uint64_t iptr_o2                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-2. */
	uint64_t iptr_o1                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-1. */
	uint64_t iptr_o0                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-0. */
	uint64_t esr_sl3                      : 2;  /**< The Endian-Swap-Mode for Slist3 reads. */
	uint64_t nsr_sl3                      : 1;  /**< Enables '1' NoSnoop for Slist3 reads. */
	uint64_t ror_sl3                      : 1;  /**< Enables '1' Relaxed Ordering for Slist3 reads. */
	uint64_t esr_sl2                      : 2;  /**< The Endian-Swap-Mode for Slist2 reads. */
	uint64_t nsr_sl2                      : 1;  /**< Enables '1' NoSnoop for Slist2 reads. */
	uint64_t ror_sl2                      : 1;  /**< Enables '1' Relaxed Ordering for Slist2 reads. */
	uint64_t esr_sl1                      : 2;  /**< The Endian-Swap-Mode for Slist1 reads. */
	uint64_t nsr_sl1                      : 1;  /**< Enables '1' NoSnoop for Slist1 reads. */
	uint64_t ror_sl1                      : 1;  /**< Enables '1' Relaxed Ordering for Slist1 reads. */
	uint64_t esr_sl0                      : 2;  /**< The Endian-Swap-Mode for Slist0 reads. */
	uint64_t nsr_sl0                      : 1;  /**< Enables '1' NoSnoop for Slist0 reads. */
	uint64_t ror_sl0                      : 1;  /**< Enables '1' Relaxed Ordering for Slist0 reads. */
#else
	uint64_t ror_sl0                      : 1;
	uint64_t nsr_sl0                      : 1;
	uint64_t esr_sl0                      : 2;
	uint64_t ror_sl1                      : 1;
	uint64_t nsr_sl1                      : 1;
	uint64_t esr_sl1                      : 2;
	uint64_t ror_sl2                      : 1;
	uint64_t nsr_sl2                      : 1;
	uint64_t esr_sl2                      : 2;
	uint64_t ror_sl3                      : 1;
	uint64_t nsr_sl3                      : 1;
	uint64_t esr_sl3                      : 2;
	uint64_t iptr_o0                      : 1;
	uint64_t iptr_o1                      : 1;
	uint64_t iptr_o2                      : 1;
	uint64_t iptr_o3                      : 1;
	uint64_t reserved_20_23               : 4;
	uint64_t o0_csrm                      : 1;
	uint64_t o1_csrm                      : 1;
	uint64_t o2_csrm                      : 1;
	uint64_t o3_csrm                      : 1;
	uint64_t o0_ro                        : 1;
	uint64_t o0_ns                        : 1;
	uint64_t o0_es                        : 2;
	uint64_t o1_ro                        : 1;
	uint64_t o1_ns                        : 1;
	uint64_t o1_es                        : 2;
	uint64_t o2_ro                        : 1;
	uint64_t o2_ns                        : 1;
	uint64_t o2_es                        : 2;
	uint64_t o3_ro                        : 1;
	uint64_t o3_ns                        : 1;
	uint64_t o3_es                        : 2;
	uint64_t p0_bmode                     : 1;
	uint64_t p1_bmode                     : 1;
	uint64_t p2_bmode                     : 1;
	uint64_t p3_bmode                     : 1;
	uint64_t reserved_48_63               : 16;
#endif
	} cn38xxp2;
	struct cvmx_npi_output_control_cn50xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_49_63               : 15;
	uint64_t pkt_rr                       : 1;  /**< When set '1' the output packet selection will be
                                                         made with a Round Robin arbitration. When '0'
                                                         the output packet port is fixed in priority,
                                                         where the lower port number has higher priority.
                                                         PASS2 Field */
	uint64_t reserved_46_47               : 2;
	uint64_t p1_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT1 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t p0_bmode                     : 1;  /**< When set '1' PCI_PKTS_SENT0 register will be
                                                         updated with the number of bytes in the packet
                                                         sent, when '0' the register will have a value
                                                         of '1' added. */
	uint64_t reserved_36_43               : 8;
	uint64_t o1_es                        : 2;  /**< Endian Swap for Output1 Data. */
	uint64_t o1_ns                        : 1;  /**< NoSnoop Enable for Output1 Data. */
	uint64_t o1_ro                        : 1;  /**< Relaxed Ordering Enable for Output1 Data. */
	uint64_t o0_es                        : 2;  /**< Endian Swap for Output0 Data. */
	uint64_t o0_ns                        : 1;  /**< NoSnoop Enable for Output0 Data. */
	uint64_t o0_ro                        : 1;  /**< Relaxed Ordering Enable for Output0 Data. */
	uint64_t reserved_26_27               : 2;
	uint64_t o1_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O1_ES,
                                                         O1_NS, O1_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O1_ES[1:0], O1_NS, O1_RO. For Output Port-1. */
	uint64_t o0_csrm                      : 1;  /**< When '1' the address[63:60] to write packet data,
                                                         comes from the DPTR[63:60] in the scatter-list pair,
                                                         and the RO, NS, ES values come from the O0_ES,
                                                         O0_NS, O0_RO. When '0' the RO == DPTR[60],
                                                         NS == DPTR[61], ES == DPTR[63:62], the address the
                                                         packet will be written to is ADDR[63:60] ==
                                                         O0_ES[1:0], O0_NS, O0_RO. For Output Port-0. */
	uint64_t reserved_18_23               : 6;
	uint64_t iptr_o1                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-1. */
	uint64_t iptr_o0                      : 1;  /**< Uses the Info-Pointer to store length and data
                                                         for output-0. */
	uint64_t reserved_8_15                : 8;
	uint64_t esr_sl1                      : 2;  /**< The Endian-Swap-Mode for Slist1 reads. */
	uint64_t nsr_sl1                      : 1;  /**< Enables '1' NoSnoop for Slist1 reads. */
	uint64_t ror_sl1                      : 1;  /**< Enables '1' Relaxed Ordering for Slist1 reads. */
	uint64_t esr_sl0                      : 2;  /**< The Endian-Swap-Mode for Slist0 reads. */
	uint64_t nsr_sl0                      : 1;  /**< Enables '1' NoSnoop for Slist0 reads. */
	uint64_t ror_sl0                      : 1;  /**< Enables '1' Relaxed Ordering for Slist0 reads. */
#else
	uint64_t ror_sl0                      : 1;
	uint64_t nsr_sl0                      : 1;
	uint64_t esr_sl0                      : 2;
	uint64_t ror_sl1                      : 1;
	uint64_t nsr_sl1                      : 1;
	uint64_t esr_sl1                      : 2;
	uint64_t reserved_8_15                : 8;
	uint64_t iptr_o0                      : 1;
	uint64_t iptr_o1                      : 1;
	uint64_t reserved_18_23               : 6;
	uint64_t o0_csrm                      : 1;
	uint64_t o1_csrm                      : 1;
	uint64_t reserved_26_27               : 2;
	uint64_t o0_ro                        : 1;
	uint64_t o0_ns                        : 1;
	uint64_t o0_es                        : 2;
	uint64_t o1_ro                        : 1;
	uint64_t o1_ns                        : 1;
	uint64_t o1_es                        : 2;
	uint64_t reserved_36_43               : 8;
	uint64_t p0_bmode                     : 1;
	uint64_t p1_bmode                     : 1;
	uint64_t reserved_46_47               : 2;
	uint64_t pkt_rr                       : 1;
	uint64_t reserved_49_63               : 15;
#endif
	} cn50xx;
	struct cvmx_npi_output_control_s      cn58xx;
	struct cvmx_npi_output_control_s      cn58xxp1;
};
typedef union cvmx_npi_output_control cvmx_npi_output_control_t;

/**
 * cvmx_npi_p#_dbpair_addr
 *
 * NPI_P0_DBPAIR_ADDR = NPI's Port-0 DATA-BUFFER Pair Next Read Address.
 *
 * Contains the next address to read for Port's-0 Data/Buffer Pair.
 */
union cvmx_npi_px_dbpair_addr
{
	uint64_t u64;
	struct cvmx_npi_px_dbpair_addr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_63_63               : 1;
	uint64_t state                        : 2;  /**< POS state machine vector. Used to tell when NADDR
                                                         is valid (when STATE == 0). */
	uint64_t naddr                        : 61; /**< Bits [63:3] of the next Data-Info Pair to read.
                                                         Value is only valid when STATE == 0. */
#else
	uint64_t naddr                        : 61;
	uint64_t state                        : 2;
	uint64_t reserved_63_63               : 1;
#endif
	} s;
	struct cvmx_npi_px_dbpair_addr_s      cn30xx;
	struct cvmx_npi_px_dbpair_addr_s      cn31xx;
	struct cvmx_npi_px_dbpair_addr_s      cn38xx;
	struct cvmx_npi_px_dbpair_addr_s      cn38xxp2;
	struct cvmx_npi_px_dbpair_addr_s      cn50xx;
	struct cvmx_npi_px_dbpair_addr_s      cn58xx;
	struct cvmx_npi_px_dbpair_addr_s      cn58xxp1;
};
typedef union cvmx_npi_px_dbpair_addr cvmx_npi_px_dbpair_addr_t;

/**
 * cvmx_npi_p#_instr_addr
 *
 * NPI_P0_INSTR_ADDR = NPI's Port-0 Instruction Next Read Address.
 *
 * Contains the next address to read for Port's-0 Instructions.
 */
union cvmx_npi_px_instr_addr
{
	uint64_t u64;
	struct cvmx_npi_px_instr_addr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t state                        : 3;  /**< Gather engine state vector. Used to tell when
                                                         NADDR is valid (when STATE == 0). */
	uint64_t naddr                        : 61; /**< Bits [63:3] of the next Instruction to read.
                                                         Value is only valid when STATE == 0. */
#else
	uint64_t naddr                        : 61;
	uint64_t state                        : 3;
#endif
	} s;
	struct cvmx_npi_px_instr_addr_s       cn30xx;
	struct cvmx_npi_px_instr_addr_s       cn31xx;
	struct cvmx_npi_px_instr_addr_s       cn38xx;
	struct cvmx_npi_px_instr_addr_s       cn38xxp2;
	struct cvmx_npi_px_instr_addr_s       cn50xx;
	struct cvmx_npi_px_instr_addr_s       cn58xx;
	struct cvmx_npi_px_instr_addr_s       cn58xxp1;
};
typedef union cvmx_npi_px_instr_addr cvmx_npi_px_instr_addr_t;

/**
 * cvmx_npi_p#_instr_cnts
 *
 * NPI_P0_INSTR_CNTS = NPI's Port-0 Instruction Counts For Packets In.
 *
 * Used to determine the number of instruction in the NPI and to be fetched for Input-Packets.
 */
union cvmx_npi_px_instr_cnts
{
	uint64_t u64;
	struct cvmx_npi_px_instr_cnts_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_38_63               : 26;
	uint64_t fcnt                         : 6;  /**< Number entries in the Instruction FIFO. */
	uint64_t avail                        : 32; /**< Doorbell count to be read. */
#else
	uint64_t avail                        : 32;
	uint64_t fcnt                         : 6;
	uint64_t reserved_38_63               : 26;
#endif
	} s;
	struct cvmx_npi_px_instr_cnts_s       cn30xx;
	struct cvmx_npi_px_instr_cnts_s       cn31xx;
	struct cvmx_npi_px_instr_cnts_s       cn38xx;
	struct cvmx_npi_px_instr_cnts_s       cn38xxp2;
	struct cvmx_npi_px_instr_cnts_s       cn50xx;
	struct cvmx_npi_px_instr_cnts_s       cn58xx;
	struct cvmx_npi_px_instr_cnts_s       cn58xxp1;
};
typedef union cvmx_npi_px_instr_cnts cvmx_npi_px_instr_cnts_t;

/**
 * cvmx_npi_p#_pair_cnts
 *
 * NPI_P0_PAIR_CNTS = NPI's Port-0 Instruction Counts For Packets Out.
 *
 * Used to determine the number of instruction in the NPI and to be fetched for Output-Packets.
 */
union cvmx_npi_px_pair_cnts
{
	uint64_t u64;
	struct cvmx_npi_px_pair_cnts_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_37_63               : 27;
	uint64_t fcnt                         : 5;  /**< 16 - number entries in the D/I Pair FIFO. */
	uint64_t avail                        : 32; /**< Doorbell count to be read. */
#else
	uint64_t avail                        : 32;
	uint64_t fcnt                         : 5;
	uint64_t reserved_37_63               : 27;
#endif
	} s;
	struct cvmx_npi_px_pair_cnts_s        cn30xx;
	struct cvmx_npi_px_pair_cnts_s        cn31xx;
	struct cvmx_npi_px_pair_cnts_s        cn38xx;
	struct cvmx_npi_px_pair_cnts_s        cn38xxp2;
	struct cvmx_npi_px_pair_cnts_s        cn50xx;
	struct cvmx_npi_px_pair_cnts_s        cn58xx;
	struct cvmx_npi_px_pair_cnts_s        cn58xxp1;
};
typedef union cvmx_npi_px_pair_cnts cvmx_npi_px_pair_cnts_t;

/**
 * cvmx_npi_pci_burst_size
 *
 * NPI_PCI_BURST_SIZE = NPI PCI Burst Size Register
 *
 * Control the number of words the NPI will attempt to read / write to/from the PCI.
 */
union cvmx_npi_pci_burst_size
{
	uint64_t u64;
	struct cvmx_npi_pci_burst_size_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_14_63               : 50;
	uint64_t wr_brst                      : 7;  /**< The number of 8B words to write to PCI in any one
                                                         write operation. A zero is equal to 128. This
                                                         value is used the packet reads and is clamped at
                                                         a max of 112 for dma writes. */
	uint64_t rd_brst                      : 7;  /**< Number of 8B words to read from PCI in any one
                                                         read operation. Legal values are 1 to 127, where
                                                         a 0 will be treated as a 1.
                                                         "For reading of packet data value is limited to 64
                                                         in PASS-2."
                                                         This value does not control the size of a read
                                                         caused by an IOBDMA from a PP. */
#else
	uint64_t rd_brst                      : 7;
	uint64_t wr_brst                      : 7;
	uint64_t reserved_14_63               : 50;
#endif
	} s;
	struct cvmx_npi_pci_burst_size_s      cn30xx;
	struct cvmx_npi_pci_burst_size_s      cn31xx;
	struct cvmx_npi_pci_burst_size_s      cn38xx;
	struct cvmx_npi_pci_burst_size_s      cn38xxp2;
	struct cvmx_npi_pci_burst_size_s      cn50xx;
	struct cvmx_npi_pci_burst_size_s      cn58xx;
	struct cvmx_npi_pci_burst_size_s      cn58xxp1;
};
typedef union cvmx_npi_pci_burst_size cvmx_npi_pci_burst_size_t;

/**
 * cvmx_npi_pci_int_arb_cfg
 *
 * NPI_PCI_INT_ARB_CFG = Configuration For PCI Arbiter
 *
 * Controls operation of the Internal PCI Arbiter.  This register should
 * only be written when PRST# is asserted.  NPI_PCI_INT_ARB_CFG[EN] should
 * only be set when Octane is a host.
 */
union cvmx_npi_pci_int_arb_cfg
{
	uint64_t u64;
	struct cvmx_npi_pci_int_arb_cfg_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_13_63               : 51;
	uint64_t hostmode                     : 1;  /**< PCI Host Mode Pin (sampled for use by software).
                                                         This bit reflects the sampled PCI_HOSTMODE pin.
                                                         In HOST Mode, OCTEON drives the PCI_CLK_OUT and
                                                         PCI initialization pattern during PCI_RST_N deassertion). */
	uint64_t pci_ovr                      : 4;  /**< PCI Host Mode Bus Speed/Type Override
                                                          When in Host Mode(PCI_HOSTMODE pin =1), OCTEON acting
                                                          as the PCI Central Agent, samples the PCI_PCI100,
                                                          PCI_M66EN and PCI_PCIXCAP pins to determine the
                                                          'sampled' PCI Bus speed and Bus Type (PCI or PCIX).
                                                          (see: PCI_CNT_REG[HM_SPEED,HM_PCIX])
                                                          However, in some cases, SW may want to override the
                                                          the 'sampled' PCI Bus Type/Speed, and use some
                                                          SLOWER Bus frequency.
                                                          The PCI_OVR field encoding represents the 'override'
                                                          PCI Bus Type/Speed which will be used to generate the
                                                          PCI_CLK_OUT and determines the PCI initialization pattern
                                                          driven during PCI_RST_N deassertion.
                                                              PCI_OVR[3]: OVERRIDE (0:DISABLE/1:ENABLE)
                                                              PCI_OVR[2]: BUS TYPE(0:PCI/1:PCIX)
                                                              PCI_OVR[1:0]: BUS SPEED(0:33/1:66/2:100/3:133)
                                                         OVERRIDE TYPE SPEED |  Override Configuration
                                                            [3]   [2]  [1:0] | TYPE       SPEED
                                                           ------------------+-------------------------------
                                                             0     x      xx | No override(uses 'sampled'
                                                                             | Bus Speed(HM_SPEED) and Bus Type(HM_PCIX)
                                                             1     0      00 | PCI Mode    33MHz
                                                             1     0      01 | PCI Mode    66MHz
                                                             1     0      10 | RESERVED (DO NOT USE)
                                                             1     0      11 | RESERVED (DO NOT USE)
                                                             1     1      00 | RESERVED (DO NOT USE)
                                                             1     1      01 | PCIX Mode   66MHz
                                                             1     1      10 | PCIX Mode  100MHz
                                                             1     1      11 | PCIX Mode  133MHz
                                                          NOTES:
                                                          - NPI_PCI_INT_ARB_CFG[PCI_OVR] has NO EFFECT on
                                                            PCI_CNT_REG[HM_SPEED,HM_PCIX] (ie: the sampled PCI Bus
                                                            Type/Speed), but WILL EFFECT PCI_CTL_STATUS_2[AP_PCIX]
                                                            which reflects the actual PCI Bus Type(0:PCI/1:PCIX).
                                                          - Software should never 'up' configure the recommended values.
                                                            In other words, if the 'sampled' Bus Type=PCI(HM_PCIX=0),
                                                            then SW should NOT attempt to set TYPE[2]=1 for PCIX Mode.
                                                            Likewise, if the sampled Bus Speed=66MHz(HM_SPEED=01),
                                                            then SW should NOT attempt to 'speed up' the bus [ie:
                                                            SPEED[1:0]=10(100MHz)].
                                                          - If PCI_OVR<3> is set prior to PCI reset de-assertion
                                                            in host mode, NPI_PCI_INT_ARB_CFG[PCI_OVR]
                                                            indicates the Bus Type/Speed that OCTEON drove on the
                                                            DEVSEL/STOP/TRDY pins during reset de-assertion. (user
                                                            should then ignore the 'sampled' Bus Type/Speed
                                                            contained in the PCI_CNT_REG[HM_PCIX, HM_SPEED]) fields.
                                                          - If PCI_OVR<3> is clear prior to PCI reset de-assertion
                                                            in host mode, PCI_CNT_REG[HM_PCIX,HM_SPEED])
                                                            indicates the Bus Type/Speed that OCTEON drove on the
                                                            DEVSEL/STOP/TRDY pins during reset de-assertion. */
	uint64_t reserved_5_7                 : 3;
	uint64_t en                           : 1;  /**< Internal arbiter enable. */
	uint64_t park_mod                     : 1;  /**< Bus park mode. 0=park on last, 1=park on device. */
	uint64_t park_dev                     : 3;  /**< Bus park device. 0-3 External device, 4 = Octane. */
#else
	uint64_t park_dev                     : 3;
	uint64_t park_mod                     : 1;
	uint64_t en                           : 1;
	uint64_t reserved_5_7                 : 3;
	uint64_t pci_ovr                      : 4;
	uint64_t hostmode                     : 1;
	uint64_t reserved_13_63               : 51;
#endif
	} s;
	struct cvmx_npi_pci_int_arb_cfg_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_5_63                : 59;
	uint64_t en                           : 1;  /**< Internal arbiter enable. */
	uint64_t park_mod                     : 1;  /**< Bus park mode. 0=park on last, 1=park on device. */
	uint64_t park_dev                     : 3;  /**< Bus park device. 0-3 External device, 4 = Octane. */
#else
	uint64_t park_dev                     : 3;
	uint64_t park_mod                     : 1;
	uint64_t en                           : 1;
	uint64_t reserved_5_63                : 59;
#endif
	} cn30xx;
	struct cvmx_npi_pci_int_arb_cfg_cn30xx cn31xx;
	struct cvmx_npi_pci_int_arb_cfg_cn30xx cn38xx;
	struct cvmx_npi_pci_int_arb_cfg_cn30xx cn38xxp2;
	struct cvmx_npi_pci_int_arb_cfg_s     cn50xx;
	struct cvmx_npi_pci_int_arb_cfg_s     cn58xx;
	struct cvmx_npi_pci_int_arb_cfg_s     cn58xxp1;
};
typedef union cvmx_npi_pci_int_arb_cfg cvmx_npi_pci_int_arb_cfg_t;

/**
 * cvmx_npi_pci_read_cmd
 *
 * NPI_PCI_READ_CMD = NPI PCI Read Command Register
 *
 * Controls the type of read command sent.
 * Writes to this register are not ordered with writes/reads to the PCI Memory space.
 * To ensure that a write has completed the user must read the register before
 * making an access(i.e. PCI memory space) that requires the value of this register to be updated.
 * Also any previously issued reads/writes to PCI memory space, still stored in the outbound
 * FIFO will use the value of this register after it has been updated.
 */
union cvmx_npi_pci_read_cmd
{
	uint64_t u64;
	struct cvmx_npi_pci_read_cmd_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_11_63               : 53;
	uint64_t cmd_size                     : 11; /**< Number bytes to be read is equal to or exceeds this
                                                         size will cause the PCI in PCI mode to use a
                                                         Memory-Read-Multiple. This register has a value
                                                         from 8 to 2048. A value of 0-7 will be treated as
                                                         a value of 2048. */
#else
	uint64_t cmd_size                     : 11;
	uint64_t reserved_11_63               : 53;
#endif
	} s;
	struct cvmx_npi_pci_read_cmd_s        cn30xx;
	struct cvmx_npi_pci_read_cmd_s        cn31xx;
	struct cvmx_npi_pci_read_cmd_s        cn38xx;
	struct cvmx_npi_pci_read_cmd_s        cn38xxp2;
	struct cvmx_npi_pci_read_cmd_s        cn50xx;
	struct cvmx_npi_pci_read_cmd_s        cn58xx;
	struct cvmx_npi_pci_read_cmd_s        cn58xxp1;
};
typedef union cvmx_npi_pci_read_cmd cvmx_npi_pci_read_cmd_t;

/**
 * cvmx_npi_port32_instr_hdr
 *
 * NPI_PORT32_INSTR_HDR = NPI Port 32 Instruction Header
 *
 * Contains bits [62:42] of the Instruction Header for port 32.
 */
union cvmx_npi_port32_instr_hdr
{
	uint64_t u64;
	struct cvmx_npi_port32_instr_hdr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_44_63               : 20;
	uint64_t pbp                          : 1;  /**< Enable Packet-by-packet mode. */
	uint64_t rsv_f                        : 5;  /**< Reserved */
	uint64_t rparmode                     : 2;  /**< Parse Mode. Used when packet is raw and PBP==0. */
	uint64_t rsv_e                        : 1;  /**< Reserved */
	uint64_t rskp_len                     : 7;  /**< Skip Length. Used when packet is raw and PBP==0. */
	uint64_t rsv_d                        : 6;  /**< Reserved */
	uint64_t use_ihdr                     : 1;  /**< When set '1' the instruction header will be sent
                                                         as part of the packet data, regardless of the
                                                         value of bit [63] of the instruction header.
                                                         USE_IHDR must be set whenever PBP is set. */
	uint64_t rsv_c                        : 5;  /**< Reserved */
	uint64_t par_mode                     : 2;  /**< Parse Mode. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_b                        : 1;  /**< Reserved
                                                         instruction header sent to IPD. */
	uint64_t skp_len                      : 7;  /**< Skip Length. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_a                        : 6;  /**< Reserved */
#else
	uint64_t rsv_a                        : 6;
	uint64_t skp_len                      : 7;
	uint64_t rsv_b                        : 1;
	uint64_t par_mode                     : 2;
	uint64_t rsv_c                        : 5;
	uint64_t use_ihdr                     : 1;
	uint64_t rsv_d                        : 6;
	uint64_t rskp_len                     : 7;
	uint64_t rsv_e                        : 1;
	uint64_t rparmode                     : 2;
	uint64_t rsv_f                        : 5;
	uint64_t pbp                          : 1;
	uint64_t reserved_44_63               : 20;
#endif
	} s;
	struct cvmx_npi_port32_instr_hdr_s    cn30xx;
	struct cvmx_npi_port32_instr_hdr_s    cn31xx;
	struct cvmx_npi_port32_instr_hdr_s    cn38xx;
	struct cvmx_npi_port32_instr_hdr_s    cn38xxp2;
	struct cvmx_npi_port32_instr_hdr_s    cn50xx;
	struct cvmx_npi_port32_instr_hdr_s    cn58xx;
	struct cvmx_npi_port32_instr_hdr_s    cn58xxp1;
};
typedef union cvmx_npi_port32_instr_hdr cvmx_npi_port32_instr_hdr_t;

/**
 * cvmx_npi_port33_instr_hdr
 *
 * NPI_PORT33_INSTR_HDR = NPI Port 33 Instruction Header
 *
 * Contains bits [62:42] of the Instruction Header for port 33.
 */
union cvmx_npi_port33_instr_hdr
{
	uint64_t u64;
	struct cvmx_npi_port33_instr_hdr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_44_63               : 20;
	uint64_t pbp                          : 1;  /**< Enable Packet-by-packet mode. */
	uint64_t rsv_f                        : 5;  /**< Reserved */
	uint64_t rparmode                     : 2;  /**< Parse Mode. Used when packet is raw and PBP==0. */
	uint64_t rsv_e                        : 1;  /**< Reserved */
	uint64_t rskp_len                     : 7;  /**< Skip Length. Used when packet is raw and PBP==0. */
	uint64_t rsv_d                        : 6;  /**< Reserved */
	uint64_t use_ihdr                     : 1;  /**< When set '1' the instruction header will be sent
                                                         as part of the packet data, regardless of the
                                                         value of bit [63] of the instruction header.
                                                         USE_IHDR must be set whenever PBP is set. */
	uint64_t rsv_c                        : 5;  /**< Reserved */
	uint64_t par_mode                     : 2;  /**< Parse Mode. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_b                        : 1;  /**< Reserved
                                                         instruction header sent to IPD. */
	uint64_t skp_len                      : 7;  /**< Skip Length. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_a                        : 6;  /**< Reserved */
#else
	uint64_t rsv_a                        : 6;
	uint64_t skp_len                      : 7;
	uint64_t rsv_b                        : 1;
	uint64_t par_mode                     : 2;
	uint64_t rsv_c                        : 5;
	uint64_t use_ihdr                     : 1;
	uint64_t rsv_d                        : 6;
	uint64_t rskp_len                     : 7;
	uint64_t rsv_e                        : 1;
	uint64_t rparmode                     : 2;
	uint64_t rsv_f                        : 5;
	uint64_t pbp                          : 1;
	uint64_t reserved_44_63               : 20;
#endif
	} s;
	struct cvmx_npi_port33_instr_hdr_s    cn31xx;
	struct cvmx_npi_port33_instr_hdr_s    cn38xx;
	struct cvmx_npi_port33_instr_hdr_s    cn38xxp2;
	struct cvmx_npi_port33_instr_hdr_s    cn50xx;
	struct cvmx_npi_port33_instr_hdr_s    cn58xx;
	struct cvmx_npi_port33_instr_hdr_s    cn58xxp1;
};
typedef union cvmx_npi_port33_instr_hdr cvmx_npi_port33_instr_hdr_t;

/**
 * cvmx_npi_port34_instr_hdr
 *
 * NPI_PORT34_INSTR_HDR = NPI Port 34 Instruction Header
 *
 * Contains bits [62:42] of the Instruction Header for port 34. Added for PASS-2.
 */
union cvmx_npi_port34_instr_hdr
{
	uint64_t u64;
	struct cvmx_npi_port34_instr_hdr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_44_63               : 20;
	uint64_t pbp                          : 1;  /**< Enable Packet-by-packet mode. */
	uint64_t rsv_f                        : 5;  /**< Reserved */
	uint64_t rparmode                     : 2;  /**< Parse Mode. Used when packet is raw and PBP==0. */
	uint64_t rsv_e                        : 1;  /**< Reserved */
	uint64_t rskp_len                     : 7;  /**< Skip Length. Used when packet is raw and PBP==0. */
	uint64_t rsv_d                        : 6;  /**< Reserved */
	uint64_t use_ihdr                     : 1;  /**< When set '1' the instruction header will be sent
                                                         as part of the packet data, regardless of the
                                                         value of bit [63] of the instruction header.
                                                         USE_IHDR must be set whenever PBP is set. */
	uint64_t rsv_c                        : 5;  /**< Reserved */
	uint64_t par_mode                     : 2;  /**< Parse Mode. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_b                        : 1;  /**< Reserved
                                                         instruction header sent to IPD. */
	uint64_t skp_len                      : 7;  /**< Skip Length. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_a                        : 6;  /**< Reserved */
#else
	uint64_t rsv_a                        : 6;
	uint64_t skp_len                      : 7;
	uint64_t rsv_b                        : 1;
	uint64_t par_mode                     : 2;
	uint64_t rsv_c                        : 5;
	uint64_t use_ihdr                     : 1;
	uint64_t rsv_d                        : 6;
	uint64_t rskp_len                     : 7;
	uint64_t rsv_e                        : 1;
	uint64_t rparmode                     : 2;
	uint64_t rsv_f                        : 5;
	uint64_t pbp                          : 1;
	uint64_t reserved_44_63               : 20;
#endif
	} s;
	struct cvmx_npi_port34_instr_hdr_s    cn38xx;
	struct cvmx_npi_port34_instr_hdr_s    cn38xxp2;
	struct cvmx_npi_port34_instr_hdr_s    cn58xx;
	struct cvmx_npi_port34_instr_hdr_s    cn58xxp1;
};
typedef union cvmx_npi_port34_instr_hdr cvmx_npi_port34_instr_hdr_t;

/**
 * cvmx_npi_port35_instr_hdr
 *
 * NPI_PORT35_INSTR_HDR = NPI Port 35 Instruction Header
 *
 * Contains bits [62:42] of the Instruction Header for port 35. Added for PASS-2.
 */
union cvmx_npi_port35_instr_hdr
{
	uint64_t u64;
	struct cvmx_npi_port35_instr_hdr_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_44_63               : 20;
	uint64_t pbp                          : 1;  /**< Enable Packet-by-packet mode. */
	uint64_t rsv_f                        : 5;  /**< Reserved */
	uint64_t rparmode                     : 2;  /**< Parse Mode. Used when packet is raw and PBP==0. */
	uint64_t rsv_e                        : 1;  /**< Reserved */
	uint64_t rskp_len                     : 7;  /**< Skip Length. Used when packet is raw and PBP==0. */
	uint64_t rsv_d                        : 6;  /**< Reserved */
	uint64_t use_ihdr                     : 1;  /**< When set '1' the instruction header will be sent
                                                         as part of the packet data, regardless of the
                                                         value of bit [63] of the instruction header.
                                                         USE_IHDR must be set whenever PBP is set. */
	uint64_t rsv_c                        : 5;  /**< Reserved */
	uint64_t par_mode                     : 2;  /**< Parse Mode. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_b                        : 1;  /**< Reserved
                                                         instruction header sent to IPD. */
	uint64_t skp_len                      : 7;  /**< Skip Length. Used when USE_IHDR is set and packet
                                                         is not raw and PBP is not set. */
	uint64_t rsv_a                        : 6;  /**< Reserved */
#else
	uint64_t rsv_a                        : 6;
	uint64_t skp_len                      : 7;
	uint64_t rsv_b                        : 1;
	uint64_t par_mode                     : 2;
	uint64_t rsv_c                        : 5;
	uint64_t use_ihdr                     : 1;
	uint64_t rsv_d                        : 6;
	uint64_t rskp_len                     : 7;
	uint64_t rsv_e                        : 1;
	uint64_t rparmode                     : 2;
	uint64_t rsv_f                        : 5;
	uint64_t pbp                          : 1;
	uint64_t reserved_44_63               : 20;
#endif
	} s;
	struct cvmx_npi_port35_instr_hdr_s    cn38xx;
	struct cvmx_npi_port35_instr_hdr_s    cn38xxp2;
	struct cvmx_npi_port35_instr_hdr_s    cn58xx;
	struct cvmx_npi_port35_instr_hdr_s    cn58xxp1;
};
typedef union cvmx_npi_port35_instr_hdr cvmx_npi_port35_instr_hdr_t;

/**
 * cvmx_npi_port_bp_control
 *
 * NPI_PORT_BP_CONTROL = Port Backpressure Control
 *
 * Enables Port Level Backpressure
 */
union cvmx_npi_port_bp_control
{
	uint64_t u64;
	struct cvmx_npi_port_bp_control_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_8_63                : 56;
	uint64_t bp_on                        : 4;  /**< Port 35-32 port level backpressure applied. */
	uint64_t enb                          : 4;  /**< Enables port level backpressure from the IPD. */
#else
	uint64_t enb                          : 4;
	uint64_t bp_on                        : 4;
	uint64_t reserved_8_63                : 56;
#endif
	} s;
	struct cvmx_npi_port_bp_control_s     cn30xx;
	struct cvmx_npi_port_bp_control_s     cn31xx;
	struct cvmx_npi_port_bp_control_s     cn38xx;
	struct cvmx_npi_port_bp_control_s     cn38xxp2;
	struct cvmx_npi_port_bp_control_s     cn50xx;
	struct cvmx_npi_port_bp_control_s     cn58xx;
	struct cvmx_npi_port_bp_control_s     cn58xxp1;
};
typedef union cvmx_npi_port_bp_control cvmx_npi_port_bp_control_t;

/**
 * cvmx_npi_rsl_int_blocks
 *
 * RSL_INT_BLOCKS = RSL Interrupt Blocks Register
 *
 * Reading this register will return a vector with a bit set '1' for a corresponding RSL block
 * that presently has an interrupt pending. The Field Description below supplies the name of the
 * register that software should read to find out why that intterupt bit is set.
 */
union cvmx_npi_rsl_int_blocks
{
	uint64_t u64;
	struct cvmx_npi_rsl_int_blocks_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_32_63               : 32;
	uint64_t rint_31                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t iob                          : 1;  /**< IOB_INT_SUM */
	uint64_t reserved_28_29               : 2;
	uint64_t rint_27                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_26                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_25                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_24                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t asx1                         : 1;  /**< ASX1_INT_REG */
	uint64_t asx0                         : 1;  /**< ASX0_INT_REG */
	uint64_t rint_21                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t pip                          : 1;  /**< PIP_INT_REG. */
	uint64_t spx1                         : 1;  /**< SPX1_INT_REG & STX1_INT_REG */
	uint64_t spx0                         : 1;  /**< SPX0_INT_REG & STX0_INT_REG */
	uint64_t lmc                          : 1;  /**< LMC_MEM_CFG0 */
	uint64_t l2c                          : 1;  /**< L2T_ERR & L2D_ERR */
	uint64_t rint_15                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t reserved_13_14               : 2;
	uint64_t pow                          : 1;  /**< POW_ECC_ERR */
	uint64_t tim                          : 1;  /**< TIM_REG_ERROR */
	uint64_t pko                          : 1;  /**< PKO_REG_ERROR */
	uint64_t ipd                          : 1;  /**< IPD_INT_SUM */
	uint64_t rint_8                       : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t zip                          : 1;  /**< ZIP_ERROR */
	uint64_t dfa                          : 1;  /**< DFA_ERR */
	uint64_t fpa                          : 1;  /**< FPA_INT_SUM */
	uint64_t key                          : 1;  /**< KEY_INT_SUM */
	uint64_t npi                          : 1;  /**< NPI_INT_SUM */
	uint64_t gmx1                         : 1;  /**< GMX1_RX*_INT_REG & GMX1_TX_INT_REG */
	uint64_t gmx0                         : 1;  /**< GMX0_RX*_INT_REG & GMX0_TX_INT_REG */
	uint64_t mio                          : 1;  /**< MIO_BOOT_ERR */
#else
	uint64_t mio                          : 1;
	uint64_t gmx0                         : 1;
	uint64_t gmx1                         : 1;
	uint64_t npi                          : 1;
	uint64_t key                          : 1;
	uint64_t fpa                          : 1;
	uint64_t dfa                          : 1;
	uint64_t zip                          : 1;
	uint64_t rint_8                       : 1;
	uint64_t ipd                          : 1;
	uint64_t pko                          : 1;
	uint64_t tim                          : 1;
	uint64_t pow                          : 1;
	uint64_t reserved_13_14               : 2;
	uint64_t rint_15                      : 1;
	uint64_t l2c                          : 1;
	uint64_t lmc                          : 1;
	uint64_t spx0                         : 1;
	uint64_t spx1                         : 1;
	uint64_t pip                          : 1;
	uint64_t rint_21                      : 1;
	uint64_t asx0                         : 1;
	uint64_t asx1                         : 1;
	uint64_t rint_24                      : 1;
	uint64_t rint_25                      : 1;
	uint64_t rint_26                      : 1;
	uint64_t rint_27                      : 1;
	uint64_t reserved_28_29               : 2;
	uint64_t iob                          : 1;
	uint64_t rint_31                      : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_npi_rsl_int_blocks_cn30xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_32_63               : 32;
	uint64_t rint_31                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t iob                          : 1;  /**< IOB_INT_SUM */
	uint64_t rint_29                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_28                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_27                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_26                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_25                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_24                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t asx1                         : 1;  /**< ASX1_INT_REG */
	uint64_t asx0                         : 1;  /**< ASX0_INT_REG */
	uint64_t rint_21                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t pip                          : 1;  /**< PIP_INT_REG. */
	uint64_t spx1                         : 1;  /**< SPX1_INT_REG & STX1_INT_REG */
	uint64_t spx0                         : 1;  /**< SPX0_INT_REG & STX0_INT_REG */
	uint64_t lmc                          : 1;  /**< LMC_MEM_CFG0 */
	uint64_t l2c                          : 1;  /**< L2T_ERR & L2D_ERR */
	uint64_t rint_15                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_14                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t usb                          : 1;  /**< USBN_INT_SUM */
	uint64_t pow                          : 1;  /**< POW_ECC_ERR */
	uint64_t tim                          : 1;  /**< TIM_REG_ERROR */
	uint64_t pko                          : 1;  /**< PKO_REG_ERROR */
	uint64_t ipd                          : 1;  /**< IPD_INT_SUM */
	uint64_t rint_8                       : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t zip                          : 1;  /**< ZIP_ERROR */
	uint64_t dfa                          : 1;  /**< DFA_ERR */
	uint64_t fpa                          : 1;  /**< FPA_INT_SUM */
	uint64_t key                          : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t npi                          : 1;  /**< NPI_INT_SUM */
	uint64_t gmx1                         : 1;  /**< GMX1_RX*_INT_REG & GMX1_TX_INT_REG */
	uint64_t gmx0                         : 1;  /**< GMX0_RX*_INT_REG & GMX0_TX_INT_REG */
	uint64_t mio                          : 1;  /**< MIO_BOOT_ERR */
#else
	uint64_t mio                          : 1;
	uint64_t gmx0                         : 1;
	uint64_t gmx1                         : 1;
	uint64_t npi                          : 1;
	uint64_t key                          : 1;
	uint64_t fpa                          : 1;
	uint64_t dfa                          : 1;
	uint64_t zip                          : 1;
	uint64_t rint_8                       : 1;
	uint64_t ipd                          : 1;
	uint64_t pko                          : 1;
	uint64_t tim                          : 1;
	uint64_t pow                          : 1;
	uint64_t usb                          : 1;
	uint64_t rint_14                      : 1;
	uint64_t rint_15                      : 1;
	uint64_t l2c                          : 1;
	uint64_t lmc                          : 1;
	uint64_t spx0                         : 1;
	uint64_t spx1                         : 1;
	uint64_t pip                          : 1;
	uint64_t rint_21                      : 1;
	uint64_t asx0                         : 1;
	uint64_t asx1                         : 1;
	uint64_t rint_24                      : 1;
	uint64_t rint_25                      : 1;
	uint64_t rint_26                      : 1;
	uint64_t rint_27                      : 1;
	uint64_t rint_28                      : 1;
	uint64_t rint_29                      : 1;
	uint64_t iob                          : 1;
	uint64_t rint_31                      : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} cn30xx;
	struct cvmx_npi_rsl_int_blocks_cn30xx cn31xx;
	struct cvmx_npi_rsl_int_blocks_cn38xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_32_63               : 32;
	uint64_t rint_31                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t iob                          : 1;  /**< IOB_INT_SUM */
	uint64_t rint_29                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_28                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_27                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_26                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_25                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_24                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t asx1                         : 1;  /**< ASX1_INT_REG */
	uint64_t asx0                         : 1;  /**< ASX0_INT_REG */
	uint64_t rint_21                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t pip                          : 1;  /**< PIP_INT_REG. */
	uint64_t spx1                         : 1;  /**< SPX1_INT_REG & STX1_INT_REG */
	uint64_t spx0                         : 1;  /**< SPX0_INT_REG & STX0_INT_REG */
	uint64_t lmc                          : 1;  /**< LMC_MEM_CFG0 */
	uint64_t l2c                          : 1;  /**< L2T_ERR & L2D_ERR */
	uint64_t rint_15                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_14                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t rint_13                      : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t pow                          : 1;  /**< POW_ECC_ERR */
	uint64_t tim                          : 1;  /**< TIM_REG_ERROR */
	uint64_t pko                          : 1;  /**< PKO_REG_ERROR */
	uint64_t ipd                          : 1;  /**< IPD_INT_SUM */
	uint64_t rint_8                       : 1;  /**< Set '1' when RSL bLock has an interrupt. */
	uint64_t zip                          : 1;  /**< ZIP_ERROR */
	uint64_t dfa                          : 1;  /**< DFA_ERR */
	uint64_t fpa                          : 1;  /**< FPA_INT_SUM */
	uint64_t key                          : 1;  /**< KEY_INT_SUM */
	uint64_t npi                          : 1;  /**< NPI_INT_SUM */
	uint64_t gmx1                         : 1;  /**< GMX1_RX*_INT_REG & GMX1_TX_INT_REG */
	uint64_t gmx0                         : 1;  /**< GMX0_RX*_INT_REG & GMX0_TX_INT_REG */
	uint64_t mio                          : 1;  /**< MIO_BOOT_ERR */
#else
	uint64_t mio                          : 1;
	uint64_t gmx0                         : 1;
	uint64_t gmx1                         : 1;
	uint64_t npi                          : 1;
	uint64_t key                          : 1;
	uint64_t fpa                          : 1;
	uint64_t dfa                          : 1;
	uint64_t zip                          : 1;
	uint64_t rint_8                       : 1;
	uint64_t ipd                          : 1;
	uint64_t pko                          : 1;
	uint64_t tim                          : 1;
	uint64_t pow                          : 1;
	uint64_t rint_13                      : 1;
	uint64_t rint_14                      : 1;
	uint64_t rint_15                      : 1;
	uint64_t l2c                          : 1;
	uint64_t lmc                          : 1;
	uint64_t spx0                         : 1;
	uint64_t spx1                         : 1;
	uint64_t pip                          : 1;
	uint64_t rint_21                      : 1;
	uint64_t asx0                         : 1;
	uint64_t asx1                         : 1;
	uint64_t rint_24                      : 1;
	uint64_t rint_25                      : 1;
	uint64_t rint_26                      : 1;
	uint64_t rint_27                      : 1;
	uint64_t rint_28                      : 1;
	uint64_t rint_29                      : 1;
	uint64_t iob                          : 1;
	uint64_t rint_31                      : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} cn38xx;
	struct cvmx_npi_rsl_int_blocks_cn38xx cn38xxp2;
	struct cvmx_npi_rsl_int_blocks_cn50xx
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_31_63               : 33;
	uint64_t iob                          : 1;  /**< IOB_INT_SUM */
	uint64_t lmc1                         : 1;  /**< Always reads as zero */
	uint64_t agl                          : 1;  /**< Always reads as zero */
	uint64_t reserved_24_27               : 4;
	uint64_t asx1                         : 1;  /**< Always reads as zero */
	uint64_t asx0                         : 1;  /**< ASX0_INT_REG */
	uint64_t reserved_21_21               : 1;
	uint64_t pip                          : 1;  /**< PIP_INT_REG. */
	uint64_t spx1                         : 1;  /**< Always reads as zero */
	uint64_t spx0                         : 1;  /**< Always reads as zero */
	uint64_t lmc                          : 1;  /**< LMC_MEM_CFG0 */
	uint64_t l2c                          : 1;  /**< L2T_ERR & L2D_ERR */
	uint64_t reserved_15_15               : 1;
	uint64_t rad                          : 1;  /**< Always reads as zero */
	uint64_t usb                          : 1;  /**< USBN_INT_SUM */
	uint64_t pow                          : 1;  /**< POW_ECC_ERR */
	uint64_t tim                          : 1;  /**< TIM_REG_ERROR */
	uint64_t pko                          : 1;  /**< PKO_REG_ERROR */
	uint64_t ipd                          : 1;  /**< IPD_INT_SUM */
	uint64_t reserved_8_8                 : 1;
	uint64_t zip                          : 1;  /**< Always reads as zero */
	uint64_t dfa                          : 1;  /**< Always reads as zero */
	uint64_t fpa                          : 1;  /**< FPA_INT_SUM */
	uint64_t key                          : 1;  /**< Always reads as zero */
	uint64_t npi                          : 1;  /**< NPI_INT_SUM */
	uint64_t gmx1                         : 1;  /**< Always reads as zero */
	uint64_t gmx0                         : 1;  /**< GMX0_RX*_INT_REG & GMX0_TX_INT_REG */
	uint64_t mio                          : 1;  /**< MIO_BOOT_ERR */
#else
	uint64_t mio                          : 1;
	uint64_t gmx0                         : 1;
	uint64_t gmx1                         : 1;
	uint64_t npi                          : 1;
	uint64_t key                          : 1;
	uint64_t fpa                          : 1;
	uint64_t dfa                          : 1;
	uint64_t zip                          : 1;
	uint64_t reserved_8_8                 : 1;
	uint64_t ipd                          : 1;
	uint64_t pko                          : 1;
	uint64_t tim                          : 1;
	uint64_t pow                          : 1;
	uint64_t usb                          : 1;
	uint64_t rad                          : 1;
	uint64_t reserved_15_15               : 1;
	uint64_t l2c                          : 1;
	uint64_t lmc                          : 1;
	uint64_t spx0                         : 1;
	uint64_t spx1                         : 1;
	uint64_t pip                          : 1;
	uint64_t reserved_21_21               : 1;
	uint64_t asx0                         : 1;
	uint64_t asx1                         : 1;
	uint64_t reserved_24_27               : 4;
	uint64_t agl                          : 1;
	uint64_t lmc1                         : 1;
	uint64_t iob                          : 1;
	uint64_t reserved_31_63               : 33;
#endif
	} cn50xx;
	struct cvmx_npi_rsl_int_blocks_cn38xx cn58xx;
	struct cvmx_npi_rsl_int_blocks_cn38xx cn58xxp1;
};
typedef union cvmx_npi_rsl_int_blocks cvmx_npi_rsl_int_blocks_t;

/**
 * cvmx_npi_size_input#
 *
 * NPI_SIZE_INPUT0 = NPI's Size for Input 0 Register
 *
 * The size (in instructions) of Instruction Queue-0.
 */
union cvmx_npi_size_inputx
{
	uint64_t u64;
	struct cvmx_npi_size_inputx_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_32_63               : 32;
	uint64_t size                         : 32; /**< The size of the Instruction Queue used by Octane.
                                                         The value [SIZE] is in Instructions.
                                                         A value of 0 in this field is illegal. */
#else
	uint64_t size                         : 32;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_npi_size_inputx_s         cn30xx;
	struct cvmx_npi_size_inputx_s         cn31xx;
	struct cvmx_npi_size_inputx_s         cn38xx;
	struct cvmx_npi_size_inputx_s         cn38xxp2;
	struct cvmx_npi_size_inputx_s         cn50xx;
	struct cvmx_npi_size_inputx_s         cn58xx;
	struct cvmx_npi_size_inputx_s         cn58xxp1;
};
typedef union cvmx_npi_size_inputx cvmx_npi_size_inputx_t;

/**
 * cvmx_npi_win_read_to
 *
 * NPI_WIN_READ_TO = NPI WINDOW READ Timeout Register
 *
 * Number of core clocks to wait before timing out on a WINDOW-READ to the NCB.
 */
union cvmx_npi_win_read_to
{
	uint64_t u64;
	struct cvmx_npi_win_read_to_s
	{
#if __BYTE_ORDER == __BIG_ENDIAN
	uint64_t reserved_32_63               : 32;
	uint64_t time                         : 32; /**< Time to wait in core clocks. A value of 0 will
                                                         cause no timeouts. */
#else
	uint64_t time                         : 32;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_npi_win_read_to_s         cn30xx;
	struct cvmx_npi_win_read_to_s         cn31xx;
	struct cvmx_npi_win_read_to_s         cn38xx;
	struct cvmx_npi_win_read_to_s         cn38xxp2;
	struct cvmx_npi_win_read_to_s         cn50xx;
	struct cvmx_npi_win_read_to_s         cn58xx;
	struct cvmx_npi_win_read_to_s         cn58xxp1;
};
typedef union cvmx_npi_win_read_to cvmx_npi_win_read_to_t;

#endif